Branch data Line data Source code
1 : : /* SPDX-License-Identifier: BSD-3-Clause
2 : : * Copyright 2018 Mellanox Technologies, Ltd
3 : : */
4 : :
5 : : #include <unistd.h>
6 : :
7 : : #include <eal_export.h>
8 : : #include <rte_errno.h>
9 : : #include <rte_malloc.h>
10 : : #include <rte_eal_paging.h>
11 : :
12 : : #include "mlx5_prm.h"
13 : : #include "mlx5_devx_cmds.h"
14 : : #include "mlx5_common_log.h"
15 : : #include "mlx5_malloc.h"
16 : :
17 : : /* FW writes status value to the OUT buffer at offset 00H */
18 : : #define MLX5_FW_STATUS(o) MLX5_GET(general_obj_out_cmd_hdr, (o), status)
19 : : /* FW writes syndrome value to the OUT buffer at offset 04H */
20 : : #define MLX5_FW_SYNDROME(o) MLX5_GET(general_obj_out_cmd_hdr, (o), syndrome)
21 : :
22 : : #define MLX5_DEVX_ERR_RC(x) ((x) > 0 ? -(x) : ((x) < 0 ? (x) : -1))
23 : :
24 : : #define DEVX_DRV_LOG(level, out, reason, param, value) \
25 : : do { \
26 : : /* \
27 : : * Some (old) GCC compilers like 7.5.0 and aarch64 GCC 7.1-2017.08 \
28 : : * do not expand correctly when the macro invoked when the `param` \
29 : : * is `NULL`. \
30 : : * Use `local_param` to avoid direct `NULL` expansion. \
31 : : */ \
32 : : const char *local_param = (const char *)param; \
33 : : \
34 : : rte_errno = errno; \
35 : : if (!local_param) { \
36 : : DRV_LOG(level, \
37 : : "DevX %s failed errno=%d status=%#x syndrome=%#x", \
38 : : (reason), errno, MLX5_FW_STATUS((out)), \
39 : : MLX5_FW_SYNDROME((out))); \
40 : : } else { \
41 : : DRV_LOG(level, \
42 : : "DevX %s %s=%#X failed errno=%d status=%#x syndrome=%#x",\
43 : : (reason), local_param, (value), errno, \
44 : : MLX5_FW_STATUS((out)), MLX5_FW_SYNDROME((out))); \
45 : : } \
46 : : } while (0)
47 : :
48 : : static void *
49 [ # # ]: 0 : mlx5_devx_get_hca_cap(void *ctx, uint32_t *in, uint32_t *out,
50 : : int *err, uint32_t flags)
51 : : {
52 : : const size_t size_in = MLX5_ST_SZ_DW(query_hca_cap_in) * sizeof(int);
53 : : const size_t size_out = MLX5_ST_SZ_DW(query_hca_cap_out) * sizeof(int);
54 : : int rc;
55 : :
56 : : memset(in, 0, size_in);
57 : : memset(out, 0, size_out);
58 [ # # ]: 0 : MLX5_SET(query_hca_cap_in, in, opcode, MLX5_CMD_OP_QUERY_HCA_CAP);
59 [ # # ]: 0 : MLX5_SET(query_hca_cap_in, in, op_mod, flags);
60 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in, size_in, out, size_out);
61 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
62 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "HCA capabilities", "func", flags >> 1);
63 [ # # ]: 0 : if (err)
64 [ # # ]: 0 : *err = MLX5_DEVX_ERR_RC(rc);
65 : 0 : return NULL;
66 : : }
67 [ # # ]: 0 : if (err)
68 : 0 : *err = 0;
69 : 0 : return MLX5_ADDR_OF(query_hca_cap_out, out, capability);
70 : : }
71 : :
72 : : /**
73 : : * Perform read access to the registers. Reads data from register
74 : : * and writes ones to the specified buffer.
75 : : *
76 : : * @param[in] ctx
77 : : * Context returned from mlx5 open_device() glue function.
78 : : * @param[in] reg_id
79 : : * Register identifier according to the PRM.
80 : : * @param[in] arg
81 : : * Register access auxiliary parameter according to the PRM.
82 : : * @param[out] data
83 : : * Pointer to the buffer to store read data.
84 : : * @param[in] dw_cnt
85 : : * Buffer size in double words.
86 : : *
87 : : * @return
88 : : * 0 on success, a negative value otherwise.
89 : : */
90 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_register_read)
91 : : int
92 : 0 : mlx5_devx_cmd_register_read(void *ctx, uint16_t reg_id, uint32_t arg,
93 : : uint32_t *data, uint32_t dw_cnt)
94 : : {
95 : 0 : uint32_t in[MLX5_ST_SZ_DW(access_register_in)] = {0};
96 : 0 : uint32_t out[MLX5_ST_SZ_DW(access_register_out) +
97 : : MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
98 : : int rc;
99 : :
100 : : MLX5_ASSERT(data && dw_cnt);
101 : : MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
102 [ # # ]: 0 : if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
103 : 0 : DRV_LOG(ERR, "Not enough buffer for register read data");
104 : 0 : return -1;
105 : : }
106 : 0 : MLX5_SET(access_register_in, in, opcode,
107 : : MLX5_CMD_OP_ACCESS_REGISTER_USER);
108 : 0 : MLX5_SET(access_register_in, in, op_mod,
109 : : MLX5_ACCESS_REGISTER_IN_OP_MOD_READ);
110 : 0 : MLX5_SET(access_register_in, in, register_id, reg_id);
111 : 0 : MLX5_SET(access_register_in, in, argument, arg);
112 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out,
113 : 0 : MLX5_ST_SZ_BYTES(access_register_out) +
114 : : sizeof(uint32_t) * dw_cnt);
115 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
116 [ # # # # ]: 0 : DEVX_DRV_LOG(DEBUG, out, "read access", "NIC register", reg_id);
117 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
118 : : }
119 : 0 : memcpy(data, &out[MLX5_ST_SZ_DW(access_register_out)],
120 : : dw_cnt * sizeof(uint32_t));
121 : 0 : return 0;
122 : : }
123 : :
124 : : /**
125 : : * Perform write access to the registers.
126 : : *
127 : : * @param[in] ctx
128 : : * Context returned from mlx5 open_device() glue function.
129 : : * @param[in] reg_id
130 : : * Register identifier according to the PRM.
131 : : * @param[in] arg
132 : : * Register access auxiliary parameter according to the PRM.
133 : : * @param[out] data
134 : : * Pointer to the buffer containing data to write.
135 : : * @param[in] dw_cnt
136 : : * Buffer size in double words (32bit units).
137 : : *
138 : : * @return
139 : : * 0 on success, a negative value otherwise.
140 : : */
141 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_register_write)
142 : : int
143 : 0 : mlx5_devx_cmd_register_write(void *ctx, uint16_t reg_id, uint32_t arg,
144 : : uint32_t *data, uint32_t dw_cnt)
145 : : {
146 : 0 : uint32_t in[MLX5_ST_SZ_DW(access_register_in) +
147 : : MLX5_ACCESS_REGISTER_DATA_DWORD_MAX] = {0};
148 : 0 : uint32_t out[MLX5_ST_SZ_DW(access_register_out)] = {0};
149 : : int rc;
150 : : void *ptr;
151 : :
152 : : MLX5_ASSERT(data && dw_cnt);
153 : : MLX5_ASSERT(dw_cnt <= MLX5_ACCESS_REGISTER_DATA_DWORD_MAX);
154 [ # # ]: 0 : if (dw_cnt > MLX5_ACCESS_REGISTER_DATA_DWORD_MAX) {
155 : 0 : DRV_LOG(ERR, "Data to write exceeds max size");
156 : 0 : return -1;
157 : : }
158 : 0 : MLX5_SET(access_register_in, in, opcode,
159 : : MLX5_CMD_OP_ACCESS_REGISTER_USER);
160 : 0 : MLX5_SET(access_register_in, in, op_mod,
161 : : MLX5_ACCESS_REGISTER_IN_OP_MOD_WRITE);
162 : 0 : MLX5_SET(access_register_in, in, register_id, reg_id);
163 : 0 : MLX5_SET(access_register_in, in, argument, arg);
164 : : ptr = MLX5_ADDR_OF(access_register_in, in, register_data);
165 : 0 : memcpy(ptr, data, dw_cnt * sizeof(uint32_t));
166 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
167 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
168 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
169 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
170 : : }
171 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in,
172 : 0 : MLX5_ST_SZ_BYTES(access_register_in) +
173 : : dw_cnt * sizeof(uint32_t),
174 : : out, sizeof(out));
175 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
176 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "write access", "NIC register", reg_id);
177 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
178 : : }
179 : : return 0;
180 : : }
181 : :
182 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_flow_counter_alloc_general)
183 : : struct mlx5_devx_obj *
184 : 0 : mlx5_devx_cmd_flow_counter_alloc_general(void *ctx,
185 : : struct mlx5_devx_counter_attr *attr)
186 : : {
187 : 0 : struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
188 : : 0, SOCKET_ID_ANY);
189 : 0 : uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0};
190 : 0 : uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
191 : :
192 [ # # ]: 0 : if (!dcs) {
193 : 0 : rte_errno = ENOMEM;
194 : 0 : return NULL;
195 : : }
196 : 0 : MLX5_SET(alloc_flow_counter_in, in, opcode,
197 : : MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
198 [ # # ]: 0 : if (attr->bulk_log_max_alloc)
199 : 0 : MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk_log_size,
200 : : attr->flow_counter_bulk_log_size);
201 : : else
202 : 0 : MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk,
203 : : attr->bulk_n_128);
204 [ # # ]: 0 : if (attr->pd_valid)
205 : 0 : MLX5_SET(alloc_flow_counter_in, in, pd, attr->pd);
206 : 0 : dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
207 : : sizeof(in), out, sizeof(out));
208 [ # # ]: 0 : if (!dcs->obj) {
209 : 0 : DRV_LOG(ERR, "Can't allocate counters - error %d", errno);
210 : 0 : rte_errno = errno;
211 : 0 : mlx5_free(dcs);
212 : 0 : return NULL;
213 : : }
214 [ # # ]: 0 : dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
215 : 0 : return dcs;
216 : : }
217 : :
218 : : /**
219 : : * Allocate flow counters via devx interface.
220 : : *
221 : : * @param[in] ctx
222 : : * Context returned from mlx5 open_device() glue function.
223 : : * @param dcs
224 : : * Pointer to counters properties structure to be filled by the routine.
225 : : * @param bulk_n_128
226 : : * Bulk counter numbers in 128 counters units.
227 : : *
228 : : * @return
229 : : * Pointer to counter object on success, a negative value otherwise and
230 : : * rte_errno is set.
231 : : */
232 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_flow_counter_alloc)
233 : : struct mlx5_devx_obj *
234 : 0 : mlx5_devx_cmd_flow_counter_alloc(void *ctx, uint32_t bulk_n_128)
235 : : {
236 : 0 : struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs),
237 : : 0, SOCKET_ID_ANY);
238 : 0 : uint32_t in[MLX5_ST_SZ_DW(alloc_flow_counter_in)] = {0};
239 : 0 : uint32_t out[MLX5_ST_SZ_DW(alloc_flow_counter_out)] = {0};
240 : :
241 [ # # ]: 0 : if (!dcs) {
242 : 0 : rte_errno = ENOMEM;
243 : 0 : return NULL;
244 : : }
245 : 0 : MLX5_SET(alloc_flow_counter_in, in, opcode,
246 : : MLX5_CMD_OP_ALLOC_FLOW_COUNTER);
247 : 0 : MLX5_SET(alloc_flow_counter_in, in, flow_counter_bulk, bulk_n_128);
248 : 0 : dcs->obj = mlx5_glue->devx_obj_create(ctx, in,
249 : : sizeof(in), out, sizeof(out));
250 [ # # ]: 0 : if (!dcs->obj) {
251 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "allocate counters", NULL, 0);
252 : 0 : mlx5_free(dcs);
253 : 0 : return NULL;
254 : : }
255 [ # # ]: 0 : dcs->id = MLX5_GET(alloc_flow_counter_out, out, flow_counter_id);
256 : 0 : return dcs;
257 : : }
258 : :
259 : : /**
260 : : * Query flow counters values.
261 : : *
262 : : * @param[in] dcs
263 : : * devx object that was obtained from mlx5_devx_cmd_fc_alloc.
264 : : * @param[in] clear
265 : : * Whether hardware should clear the counters after the query or not.
266 : : * @param[in] n_counters
267 : : * 0 in case of 1 counter to read, otherwise the counter number to read.
268 : : * @param pkts
269 : : * The number of packets that matched the flow.
270 : : * @param bytes
271 : : * The number of bytes that matched the flow.
272 : : * @param mkey
273 : : * The mkey key for batch query.
274 : : * @param addr
275 : : * The address in the mkey range for batch query.
276 : : * @param cmd_comp
277 : : * The completion object for asynchronous batch query.
278 : : * @param async_id
279 : : * The ID to be returned in the asynchronous batch query response.
280 : : *
281 : : * @return
282 : : * 0 on success, a negative value otherwise.
283 : : */
284 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_flow_counter_query)
285 : : int
286 : 0 : mlx5_devx_cmd_flow_counter_query(struct mlx5_devx_obj *dcs,
287 : : int clear, uint32_t n_counters,
288 : : uint64_t *pkts, uint64_t *bytes,
289 : : uint32_t mkey, void *addr,
290 : : void *cmd_comp,
291 : : uint64_t async_id)
292 : : {
293 : : uint32_t out[MLX5_ST_SZ_BYTES(query_flow_counter_out) + MLX5_ST_SZ_BYTES(traffic_counter)];
294 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_flow_counter_in)] = {0};
295 : : const int out_len = RTE_DIM(out);
296 : : void *stats;
297 : : int rc;
298 : :
299 : 0 : MLX5_SET(query_flow_counter_in, in, opcode,
300 : : MLX5_CMD_OP_QUERY_FLOW_COUNTER);
301 : 0 : MLX5_SET(query_flow_counter_in, in, op_mod, 0);
302 : 0 : MLX5_SET(query_flow_counter_in, in, flow_counter_id, dcs->id);
303 : 0 : MLX5_SET(query_flow_counter_in, in, clear, !!clear);
304 : :
305 [ # # ]: 0 : if (n_counters) {
306 [ # # ]: 0 : MLX5_SET(query_flow_counter_in, in, num_of_counters,
307 : : n_counters);
308 [ # # ]: 0 : MLX5_SET(query_flow_counter_in, in, dump_to_memory, 1);
309 : 0 : MLX5_SET(query_flow_counter_in, in, mkey, mkey);
310 : 0 : MLX5_SET64(query_flow_counter_in, in, address,
311 : : (uint64_t)(uintptr_t)addr);
312 : : }
313 [ # # ]: 0 : if (!cmd_comp)
314 : 0 : rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
315 : : out_len);
316 : : else
317 : 0 : rc = mlx5_glue->devx_obj_query_async(dcs->obj, in, sizeof(in),
318 : : out_len, async_id,
319 : : cmd_comp);
320 [ # # ]: 0 : if (rc) {
321 : 0 : DRV_LOG(ERR, "Failed to query devx counters with rc %d", rc);
322 : 0 : rte_errno = rc;
323 : 0 : return -rc;
324 : : }
325 [ # # ]: 0 : if (!n_counters) {
326 : : stats = MLX5_ADDR_OF(query_flow_counter_out,
327 : : out, flow_statistics);
328 [ # # ]: 0 : *pkts = MLX5_GET64(traffic_counter, stats, packets);
329 [ # # ]: 0 : *bytes = MLX5_GET64(traffic_counter, stats, octets);
330 : : }
331 : : return 0;
332 : : }
333 : :
334 : : /**
335 : : * Create a new mkey.
336 : : *
337 : : * @param[in] ctx
338 : : * Context returned from mlx5 open_device() glue function.
339 : : * @param[in] attr
340 : : * Attributes of the requested mkey.
341 : : *
342 : : * @return
343 : : * Pointer to Devx mkey on success, a negative value otherwise and rte_errno
344 : : * is set.
345 : : */
346 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_mkey_create)
347 : : struct mlx5_devx_obj *
348 : 0 : mlx5_devx_cmd_mkey_create(void *ctx,
349 : : struct mlx5_devx_mkey_attr *attr)
350 : : {
351 : 0 : struct mlx5_klm *klm_array = attr->klm_array;
352 : 0 : int klm_num = attr->klm_num;
353 [ # # ]: 0 : int in_size_dw = MLX5_ST_SZ_DW(create_mkey_in) +
354 : 0 : (klm_num ? RTE_ALIGN(klm_num, 4) : 0) * MLX5_ST_SZ_DW(klm);
355 : 0 : uint32_t *in = alloca(sizeof(uint32_t) * in_size_dw);
356 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_mkey_out)] = {0};
357 : : void *mkc;
358 : 0 : struct mlx5_devx_obj *mkey = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*mkey),
359 : : 0, SOCKET_ID_ANY);
360 : : size_t pgsize;
361 : : uint32_t translation_size;
362 : :
363 [ # # ]: 0 : if (!mkey) {
364 : 0 : rte_errno = ENOMEM;
365 : 0 : return NULL;
366 : : }
367 : : memset(in, 0, in_size_dw * 4);
368 : 0 : pgsize = rte_mem_page_size();
369 [ # # ]: 0 : if (pgsize == (size_t)-1) {
370 : 0 : mlx5_free(mkey);
371 : 0 : DRV_LOG(ERR, "Failed to get page size");
372 : 0 : rte_errno = ENOMEM;
373 : 0 : return NULL;
374 : : }
375 [ # # ]: 0 : MLX5_SET(create_mkey_in, in, opcode, MLX5_CMD_OP_CREATE_MKEY);
376 : : mkc = MLX5_ADDR_OF(create_mkey_in, in, memory_key_mkey_entry);
377 [ # # ]: 0 : if (klm_num > 0) {
378 : : int i;
379 : 0 : uint8_t *klm = (uint8_t *)MLX5_ADDR_OF(create_mkey_in, in,
380 : : klm_pas_mtt);
381 : 0 : translation_size = RTE_ALIGN(klm_num, 4);
382 [ # # ]: 0 : for (i = 0; i < klm_num; i++) {
383 [ # # ]: 0 : MLX5_SET(klm, klm, byte_count, klm_array[i].byte_count);
384 [ # # ]: 0 : MLX5_SET(klm, klm, mkey, klm_array[i].mkey);
385 [ # # ]: 0 : MLX5_SET64(klm, klm, address, klm_array[i].address);
386 : 0 : klm += MLX5_ST_SZ_BYTES(klm);
387 : : }
388 [ # # ]: 0 : for (; i < (int)translation_size; i++) {
389 [ # # ]: 0 : MLX5_SET(klm, klm, mkey, 0x0);
390 : 0 : MLX5_SET64(klm, klm, address, 0x0);
391 : 0 : klm += MLX5_ST_SZ_BYTES(klm);
392 : : }
393 [ # # # # ]: 0 : MLX5_SET(mkc, mkc, access_mode_1_0, attr->log_entity_size ?
394 : : MLX5_MKC_ACCESS_MODE_KLM_FBS :
395 : : MLX5_MKC_ACCESS_MODE_KLM);
396 [ # # ]: 0 : MLX5_SET(mkc, mkc, log_page_size, attr->log_entity_size);
397 : : } else {
398 : 0 : translation_size = (RTE_ALIGN(attr->size, pgsize) * 8) / 16;
399 [ # # ]: 0 : MLX5_SET(mkc, mkc, access_mode_1_0, MLX5_MKC_ACCESS_MODE_MTT);
400 [ # # # # ]: 0 : MLX5_SET(mkc, mkc, log_page_size, rte_log2_u32(pgsize));
401 : : }
402 [ # # ]: 0 : MLX5_SET(create_mkey_in, in, translations_octword_actual_size,
403 : : translation_size);
404 [ # # ]: 0 : MLX5_SET(create_mkey_in, in, mkey_umem_id, attr->umem_id);
405 [ # # ]: 0 : MLX5_SET(create_mkey_in, in, pg_access, attr->pg_access);
406 [ # # ]: 0 : MLX5_SET(mkc, mkc, lw, 0x1);
407 [ # # ]: 0 : MLX5_SET(mkc, mkc, lr, 0x1);
408 [ # # ]: 0 : if (attr->set_remote_rw) {
409 [ # # ]: 0 : MLX5_SET(mkc, mkc, rw, 0x1);
410 [ # # ]: 0 : MLX5_SET(mkc, mkc, rr, 0x1);
411 : : }
412 [ # # ]: 0 : MLX5_SET(mkc, mkc, qpn, 0xffffff);
413 [ # # ]: 0 : MLX5_SET(mkc, mkc, pd, attr->pd);
414 [ # # ]: 0 : MLX5_SET(mkc, mkc, mkey_7_0, attr->umem_id & 0xFF);
415 [ # # ]: 0 : MLX5_SET(mkc, mkc, umr_en, attr->umr_en);
416 [ # # ]: 0 : MLX5_SET(mkc, mkc, translations_octword_size, translation_size);
417 [ # # ]: 0 : MLX5_SET(mkc, mkc, relaxed_ordering_write,
418 : : attr->relaxed_ordering_write);
419 [ # # ]: 0 : MLX5_SET(mkc, mkc, relaxed_ordering_read, attr->relaxed_ordering_read);
420 [ # # ]: 0 : MLX5_SET64(mkc, mkc, start_addr, attr->addr);
421 [ # # ]: 0 : MLX5_SET64(mkc, mkc, len, attr->size);
422 [ # # ]: 0 : MLX5_SET(mkc, mkc, crypto_en, attr->crypto_en);
423 [ # # ]: 0 : if (attr->crypto_en) {
424 [ # # ]: 0 : MLX5_SET(mkc, mkc, bsf_en, attr->crypto_en);
425 [ # # ]: 0 : MLX5_SET(mkc, mkc, bsf_octword_size, 4);
426 : : }
427 : 0 : mkey->obj = mlx5_glue->devx_obj_create(ctx, in, in_size_dw * 4, out,
428 : : sizeof(out));
429 [ # # ]: 0 : if (!mkey->obj) {
430 [ # # # # : 0 : DEVX_DRV_LOG(ERR, out, klm_num ? "create indirect mkey"
# # ]
431 : : : "create direct key", NULL, 0);
432 : 0 : mlx5_free(mkey);
433 : 0 : return NULL;
434 : : }
435 [ # # ]: 0 : mkey->id = MLX5_GET(create_mkey_out, out, mkey_index);
436 : 0 : mkey->id = (mkey->id << 8) | (attr->umem_id & 0xFF);
437 : 0 : return mkey;
438 : : }
439 : :
440 : : /**
441 : : * Get status of devx command response.
442 : : * Mainly used for asynchronous commands.
443 : : *
444 : : * @param[in] out
445 : : * The out response buffer.
446 : : *
447 : : * @return
448 : : * 0 on success, non-zero value otherwise.
449 : : */
450 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_get_out_command_status)
451 : : int
452 : 0 : mlx5_devx_get_out_command_status(void *out)
453 : : {
454 : : int status;
455 : :
456 [ # # ]: 0 : if (!out)
457 : : return -EINVAL;
458 [ # # ]: 0 : status = MLX5_GET(query_flow_counter_out, out, status);
459 [ # # ]: 0 : if (status) {
460 [ # # ]: 0 : int syndrome = MLX5_GET(query_flow_counter_out, out, syndrome);
461 : :
462 : 0 : DRV_LOG(ERR, "Bad DevX status %x, syndrome = %x", status,
463 : : syndrome);
464 : : }
465 : : return status;
466 : : }
467 : :
468 : : /**
469 : : * Destroy any object allocated by a Devx API.
470 : : *
471 : : * @param[in] obj
472 : : * Pointer to a general object.
473 : : *
474 : : * @return
475 : : * 0 on success, a negative value otherwise.
476 : : */
477 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_destroy)
478 : : int
479 : 0 : mlx5_devx_cmd_destroy(struct mlx5_devx_obj *obj)
480 : : {
481 : : int ret;
482 : :
483 [ # # ]: 0 : if (!obj)
484 : : return 0;
485 : 0 : ret = mlx5_glue->devx_obj_destroy(obj->obj);
486 : 0 : mlx5_free(obj);
487 : 0 : return ret;
488 : : }
489 : :
490 : : static int
491 : 0 : mlx5_devx_cmd_query_esw_vport_context(void *ctx,
492 : : struct mlx5_hca_attr *attr)
493 : : {
494 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_esw_vport_context_in)] = {0};
495 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_esw_vport_context_out)] = {0};
496 : : void *vctx;
497 : : int rc;
498 : :
499 : 0 : MLX5_SET(query_esw_vport_context_in, in, opcode, MLX5_CMD_OP_QUERY_ESW_VPORT_CONTEXT);
500 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
501 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
502 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "query ESW vport context", NULL, 0);
503 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
504 : : }
505 : : vctx = MLX5_ADDR_OF(query_esw_vport_context_out, out, esw_vport_context);
506 [ # # ]: 0 : attr->fdb_to_vport_reg_c = MLX5_GET(esw_vport_context, vctx, fdb_to_vport_reg_c);
507 [ # # ]: 0 : if (attr->fdb_to_vport_reg_c != 0) {
508 : 0 : attr->vport_to_fdb_metadata =
509 [ # # ]: 0 : MLX5_GET(esw_vport_context, vctx, vport_to_fdb_metadata);
510 : 0 : attr->fdb_to_vport_metadata =
511 [ # # ]: 0 : MLX5_GET(esw_vport_context, vctx, fdb_to_vport_metadata);
512 [ # # ]: 0 : attr->fdb_to_vport_reg_c_id =
513 : 0 : MLX5_GET(esw_vport_context, vctx, fdb_to_vport_reg_c_id);
514 : : }
515 : : return 0;
516 : : }
517 : :
518 : : /**
519 : : * Query NIC vport context.
520 : : * Fills minimal inline attribute.
521 : : *
522 : : * @param[in] ctx
523 : : * ibv contexts returned from mlx5dv_open_device.
524 : : * @param[in] vport
525 : : * vport index
526 : : * @param[out] attr
527 : : * Attributes device values.
528 : : *
529 : : * @return
530 : : * 0 on success, a negative value otherwise.
531 : : */
532 : : static int
533 : 0 : mlx5_devx_cmd_query_nic_vport_context(void *ctx,
534 : : unsigned int vport,
535 : : struct mlx5_hca_attr *attr)
536 : : {
537 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_nic_vport_context_in)] = {0};
538 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_nic_vport_context_out)] = {0};
539 : : void *vctx;
540 : : int rc;
541 : :
542 : : /* Query NIC vport context to determine inline mode. */
543 : 0 : MLX5_SET(query_nic_vport_context_in, in, opcode,
544 : : MLX5_CMD_OP_QUERY_NIC_VPORT_CONTEXT);
545 : 0 : MLX5_SET(query_nic_vport_context_in, in, vport_number, vport);
546 [ # # ]: 0 : if (vport)
547 [ # # ]: 0 : MLX5_SET(query_nic_vport_context_in, in, other_vport, 1);
548 : 0 : rc = mlx5_glue->devx_general_cmd(ctx,
549 : : in, sizeof(in),
550 : : out, sizeof(out));
551 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
552 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "query NIC vport context", NULL, 0);
553 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
554 : : }
555 : : vctx = MLX5_ADDR_OF(query_nic_vport_context_out, out,
556 : : nic_vport_context);
557 [ # # ]: 0 : if (attr->wqe_inline_mode == MLX5_CAP_INLINE_MODE_VPORT_CONTEXT)
558 [ # # ]: 0 : attr->vport_inline_mode = MLX5_GET(nic_vport_context, vctx,
559 : : min_wqe_inline_mode);
560 [ # # ]: 0 : attr->system_image_guid = MLX5_GET64(nic_vport_context, vctx,
561 : : system_image_guid);
562 [ # # ]: 0 : attr->vport_to_fdb_metadata = MLX5_GET(nic_vport_context, vctx, vport_to_fdb_metadata);
563 [ # # ]: 0 : attr->fdb_to_vport_metadata = MLX5_GET(nic_vport_context, vctx, fdb_to_vport_metadata);
564 : 0 : return 0;
565 : : }
566 : :
567 : : /**
568 : : * Query NIC vDPA attributes.
569 : : *
570 : : * @param[in] ctx
571 : : * Context returned from mlx5 open_device() glue function.
572 : : * @param[out] vdpa_attr
573 : : * vDPA Attributes structure to fill.
574 : : */
575 : : static void
576 : 0 : mlx5_devx_cmd_query_hca_vdpa_attr(void *ctx,
577 : : struct mlx5_hca_vdpa_attr *vdpa_attr)
578 : : {
579 : : uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
580 : : uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
581 : : void *hcattr;
582 : :
583 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, NULL,
584 : : MLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION |
585 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
586 [ # # ]: 0 : if (!hcattr) {
587 : 0 : DRV_LOG(DEBUG, "Failed to query devx VDPA capabilities");
588 : 0 : vdpa_attr->valid = 0;
589 : : } else {
590 : 0 : vdpa_attr->valid = 1;
591 : 0 : vdpa_attr->desc_tunnel_offload_type =
592 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
593 : : desc_tunnel_offload_type);
594 : 0 : vdpa_attr->eth_frame_offload_type =
595 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
596 : : eth_frame_offload_type);
597 : 0 : vdpa_attr->virtio_version_1_0 =
598 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
599 : : virtio_version_1_0);
600 [ # # ]: 0 : vdpa_attr->tso_ipv4 = MLX5_GET(virtio_emulation_cap, hcattr,
601 : : tso_ipv4);
602 [ # # ]: 0 : vdpa_attr->tso_ipv6 = MLX5_GET(virtio_emulation_cap, hcattr,
603 : : tso_ipv6);
604 [ # # ]: 0 : vdpa_attr->tx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
605 : : tx_csum);
606 [ # # ]: 0 : vdpa_attr->rx_csum = MLX5_GET(virtio_emulation_cap, hcattr,
607 : : rx_csum);
608 [ # # ]: 0 : vdpa_attr->event_mode = MLX5_GET(virtio_emulation_cap, hcattr,
609 : : event_mode);
610 : 0 : vdpa_attr->virtio_queue_type =
611 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
612 : : virtio_queue_type);
613 : 0 : vdpa_attr->log_doorbell_stride =
614 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
615 : : log_doorbell_stride);
616 : 0 : vdpa_attr->vnet_modify_ext =
617 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
618 : : vnet_modify_ext);
619 : 0 : vdpa_attr->virtio_net_q_addr_modify =
620 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
621 : : virtio_net_q_addr_modify);
622 : 0 : vdpa_attr->virtio_q_index_modify =
623 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
624 : : virtio_q_index_modify);
625 : 0 : vdpa_attr->log_doorbell_bar_size =
626 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
627 : : log_doorbell_bar_size);
628 : 0 : vdpa_attr->doorbell_bar_offset =
629 [ # # ]: 0 : MLX5_GET64(virtio_emulation_cap, hcattr,
630 : : doorbell_bar_offset);
631 : 0 : vdpa_attr->max_num_virtio_queues =
632 [ # # ]: 0 : MLX5_GET(virtio_emulation_cap, hcattr,
633 : : max_num_virtio_queues);
634 [ # # ]: 0 : vdpa_attr->umems[0].a = MLX5_GET(virtio_emulation_cap, hcattr,
635 : : umem_1_buffer_param_a);
636 [ # # ]: 0 : vdpa_attr->umems[0].b = MLX5_GET(virtio_emulation_cap, hcattr,
637 : : umem_1_buffer_param_b);
638 [ # # ]: 0 : vdpa_attr->umems[1].a = MLX5_GET(virtio_emulation_cap, hcattr,
639 : : umem_2_buffer_param_a);
640 [ # # ]: 0 : vdpa_attr->umems[1].b = MLX5_GET(virtio_emulation_cap, hcattr,
641 : : umem_2_buffer_param_b);
642 [ # # ]: 0 : vdpa_attr->umems[2].a = MLX5_GET(virtio_emulation_cap, hcattr,
643 : : umem_3_buffer_param_a);
644 [ # # ]: 0 : vdpa_attr->umems[2].b = MLX5_GET(virtio_emulation_cap, hcattr,
645 : : umem_3_buffer_param_b);
646 : : }
647 : 0 : }
648 : :
649 : : /**
650 : : * Query match sample handle parameters.
651 : : *
652 : : * This command allows translating a field sample handle returned by either
653 : : * PARSE_GRAPH_FLOW_MATCH_SAMPLE or by GENEVE TLV OPTION object into values
654 : : * used for header modification or header matching/hashing.
655 : : *
656 : : * @param[in] ctx
657 : : * Context used to create either GENEVE TLV option or FLEX PARSE GRAPH object.
658 : : * @param[in] sample_field_id
659 : : * Field sample handle returned by either PARSE_GRAPH_FLOW_MATCH_SAMPLE
660 : : * or by GENEVE TLV OPTION object.
661 : : * @param[out] attr
662 : : * Pointer to match sample info attributes structure.
663 : : *
664 : : * @return
665 : : * 0 on success, a negative errno otherwise and rte_errno is set.
666 : : */
667 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_match_sample_info_query)
668 : : int
669 : 0 : mlx5_devx_cmd_match_sample_info_query(void *ctx, uint32_t sample_field_id,
670 : : struct mlx5_devx_match_sample_info_query_attr *attr)
671 : : {
672 : : #ifdef HAVE_IBV_FLOW_DV_SUPPORT
673 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_match_sample_info_out)] = {0};
674 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_match_sample_info_in)] = {0};
675 : : int rc;
676 : :
677 : 0 : MLX5_SET(query_match_sample_info_in, in, opcode,
678 : : MLX5_CMD_OP_QUERY_MATCH_SAMPLE_INFO);
679 : 0 : MLX5_SET(query_match_sample_info_in, in, op_mod, 0);
680 : 0 : MLX5_SET(query_match_sample_info_in, in, sample_field_id,
681 : : sample_field_id);
682 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
683 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
684 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "query match sample info",
685 : : "sample_field_id", sample_field_id);
686 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
687 : : }
688 [ # # ]: 0 : attr->modify_field_id = MLX5_GET(query_match_sample_info_out, out,
689 : : modify_field_id);
690 [ # # ]: 0 : attr->sample_dw_data = MLX5_GET(query_match_sample_info_out, out,
691 : : field_format_select_dw);
692 [ # # ]: 0 : attr->sample_dw_ok_bit = MLX5_GET(query_match_sample_info_out, out,
693 : : ok_bit_format_select_dw);
694 [ # # ]: 0 : attr->sample_dw_ok_bit_offset = MLX5_GET(query_match_sample_info_out,
695 : : out, ok_bit_offset);
696 : 0 : return 0;
697 : : #else
698 : : (void)ctx;
699 : : (void)sample_field_id;
700 : : (void)attr;
701 : : return -ENOTSUP;
702 : : #endif
703 : : }
704 : :
705 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_parse_samples)
706 : : int
707 : 0 : mlx5_devx_cmd_query_parse_samples(struct mlx5_devx_obj *flex_obj,
708 : : uint32_t *ids,
709 : : uint32_t num, uint8_t *anchor)
710 : : {
711 : 0 : uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
712 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_flex_parser_out)] = {0};
713 : : void *hdr = MLX5_ADDR_OF(create_flex_parser_out, in, hdr);
714 : : void *flex = MLX5_ADDR_OF(create_flex_parser_out, out, flex);
715 : : void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
716 : : int ret;
717 : : uint32_t idx = 0;
718 : : uint32_t i;
719 : :
720 [ # # ]: 0 : if (num > MLX5_GRAPH_NODE_SAMPLE_NUM) {
721 : 0 : rte_errno = EINVAL;
722 : 0 : DRV_LOG(ERR, "Too many sample IDs to be fetched.");
723 : 0 : return -rte_errno;
724 : : }
725 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
726 : : MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
727 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
728 : : MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
729 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, flex_obj->id);
730 : 0 : ret = mlx5_glue->devx_obj_query(flex_obj->obj, in, sizeof(in),
731 : : out, sizeof(out));
732 [ # # ]: 0 : if (ret) {
733 : 0 : rte_errno = ret;
734 : 0 : DRV_LOG(ERR, "Failed to query sample IDs with object %p.",
735 : : (void *)flex_obj);
736 : 0 : return -rte_errno;
737 : : }
738 [ # # ]: 0 : if (anchor)
739 [ # # ]: 0 : *anchor = MLX5_GET(parse_graph_flex, flex, head_anchor_id);
740 [ # # ]: 0 : for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM && idx < num; i++) {
741 : 0 : void *s_off = (void *)((char *)sample + i *
742 : : MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
743 : : uint32_t en;
744 : :
745 [ # # ]: 0 : en = MLX5_GET(parse_graph_flow_match_sample, s_off,
746 : : flow_match_sample_en);
747 [ # # ]: 0 : if (!en)
748 : 0 : continue;
749 [ # # ]: 0 : ids[idx++] = MLX5_GET(parse_graph_flow_match_sample, s_off,
750 : : flow_match_sample_field_id);
751 : : }
752 [ # # ]: 0 : if (num != idx) {
753 : 0 : rte_errno = EINVAL;
754 : 0 : DRV_LOG(ERR, "Number of sample IDs are not as expected.");
755 : 0 : return -rte_errno;
756 : : }
757 : : return ret;
758 : : }
759 : :
760 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_flex_parser)
761 : : struct mlx5_devx_obj *
762 : 0 : mlx5_devx_cmd_create_flex_parser(void *ctx,
763 : : struct mlx5_devx_graph_node_attr *data)
764 : : {
765 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_flex_parser_in)] = {0};
766 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
767 : : void *hdr = MLX5_ADDR_OF(create_flex_parser_in, in, hdr);
768 : : void *flex = MLX5_ADDR_OF(create_flex_parser_in, in, flex);
769 : : void *sample = MLX5_ADDR_OF(parse_graph_flex, flex, sample_table);
770 : : void *in_arc = MLX5_ADDR_OF(parse_graph_flex, flex, input_arc);
771 : : void *out_arc = MLX5_ADDR_OF(parse_graph_flex, flex, output_arc);
772 : 0 : struct mlx5_devx_obj *parse_flex_obj = mlx5_malloc
773 : : (MLX5_MEM_ZERO, sizeof(*parse_flex_obj), 0, SOCKET_ID_ANY);
774 : : uint32_t i;
775 : :
776 [ # # ]: 0 : if (!parse_flex_obj) {
777 : 0 : DRV_LOG(ERR, "Failed to allocate flex parser data.");
778 : 0 : rte_errno = ENOMEM;
779 : 0 : return NULL;
780 : : }
781 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
782 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
783 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
784 : : MLX5_GENERAL_OBJ_TYPE_FLEX_PARSE_GRAPH);
785 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, header_length_mode,
786 : : data->header_length_mode);
787 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, header_length_field_offset_mode,
788 : : data->header_length_field_offset_mode);
789 [ # # ]: 0 : MLX5_SET64(parse_graph_flex, flex, modify_field_select,
790 : : data->modify_field_select);
791 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, header_length_base_value,
792 : : data->header_length_base_value);
793 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, header_length_field_offset,
794 : : data->header_length_field_offset);
795 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, header_length_field_shift,
796 : : data->header_length_field_shift);
797 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, next_header_field_offset,
798 : : data->next_header_field_offset);
799 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, next_header_field_size,
800 : : data->next_header_field_size);
801 [ # # ]: 0 : MLX5_SET(parse_graph_flex, flex, header_length_field_mask,
802 : : data->header_length_field_mask);
803 [ # # ]: 0 : for (i = 0; i < MLX5_GRAPH_NODE_SAMPLE_NUM; i++) {
804 : : struct mlx5_devx_match_sample_attr *s = &data->sample[i];
805 : 0 : void *s_off = (void *)((char *)sample + i *
806 : : MLX5_ST_SZ_BYTES(parse_graph_flow_match_sample));
807 : :
808 [ # # ]: 0 : if (!s->flow_match_sample_en)
809 : 0 : continue;
810 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
811 : : flow_match_sample_en, !!s->flow_match_sample_en);
812 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
813 : : flow_match_sample_field_offset,
814 : : s->flow_match_sample_field_offset);
815 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
816 : : flow_match_sample_offset_mode,
817 : : s->flow_match_sample_offset_mode);
818 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
819 : : flow_match_sample_field_offset_mask,
820 : : s->flow_match_sample_field_offset_mask);
821 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
822 : : flow_match_sample_field_offset_shift,
823 : : s->flow_match_sample_field_offset_shift);
824 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
825 : : flow_match_sample_field_base_offset,
826 : : s->flow_match_sample_field_base_offset);
827 [ # # ]: 0 : MLX5_SET(parse_graph_flow_match_sample, s_off,
828 : : flow_match_sample_tunnel_mode,
829 : : s->flow_match_sample_tunnel_mode);
830 : : }
831 [ # # ]: 0 : for (i = 0; i < MLX5_GRAPH_NODE_ARC_NUM; i++) {
832 : : struct mlx5_devx_graph_arc_attr *ia = &data->in[i];
833 : : struct mlx5_devx_graph_arc_attr *oa = &data->out[i];
834 : 0 : void *in_off = (void *)((char *)in_arc + i *
835 : : MLX5_ST_SZ_BYTES(parse_graph_arc));
836 : 0 : void *out_off = (void *)((char *)out_arc + i *
837 : : MLX5_ST_SZ_BYTES(parse_graph_arc));
838 : :
839 [ # # ]: 0 : if (ia->arc_parse_graph_node != 0) {
840 [ # # ]: 0 : MLX5_SET(parse_graph_arc, in_off,
841 : : compare_condition_value,
842 : : ia->compare_condition_value);
843 [ # # ]: 0 : MLX5_SET(parse_graph_arc, in_off, start_inner_tunnel,
844 : : ia->start_inner_tunnel);
845 [ # # ]: 0 : MLX5_SET(parse_graph_arc, in_off, arc_parse_graph_node,
846 : : ia->arc_parse_graph_node);
847 [ # # ]: 0 : MLX5_SET(parse_graph_arc, in_off,
848 : : parse_graph_node_handle,
849 : : ia->parse_graph_node_handle);
850 : : }
851 [ # # ]: 0 : if (oa->arc_parse_graph_node != 0) {
852 [ # # ]: 0 : MLX5_SET(parse_graph_arc, out_off,
853 : : compare_condition_value,
854 : : oa->compare_condition_value);
855 [ # # ]: 0 : MLX5_SET(parse_graph_arc, out_off, start_inner_tunnel,
856 : : oa->start_inner_tunnel);
857 [ # # ]: 0 : MLX5_SET(parse_graph_arc, out_off, arc_parse_graph_node,
858 : : oa->arc_parse_graph_node);
859 [ # # ]: 0 : MLX5_SET(parse_graph_arc, out_off,
860 : : parse_graph_node_handle,
861 : : oa->parse_graph_node_handle);
862 : : }
863 : : }
864 : 0 : parse_flex_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
865 : : out, sizeof(out));
866 [ # # ]: 0 : if (!parse_flex_obj->obj) {
867 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create FLEX PARSE GRAPH", NULL, 0);
868 : 0 : mlx5_free(parse_flex_obj);
869 : 0 : return NULL;
870 : : }
871 [ # # ]: 0 : parse_flex_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
872 : 0 : return parse_flex_obj;
873 : : }
874 : :
875 : : static int
876 : 0 : mlx5_devx_cmd_query_hca_parse_graph_node_cap
877 : : (void *ctx, struct mlx5_hca_flex_attr *attr)
878 : : {
879 : : uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)];
880 : : uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)];
881 : : void *hcattr;
882 : : int rc;
883 : :
884 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
885 : : MLX5_GET_HCA_CAP_OP_MOD_PARSE_GRAPH_NODE_CAP |
886 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
887 [ # # ]: 0 : if (!hcattr)
888 : 0 : return rc;
889 [ # # ]: 0 : attr->node_in = MLX5_GET(parse_graph_node_cap, hcattr, node_in);
890 [ # # ]: 0 : attr->node_out = MLX5_GET(parse_graph_node_cap, hcattr, node_out);
891 [ # # ]: 0 : attr->header_length_mode = MLX5_GET(parse_graph_node_cap, hcattr,
892 : : header_length_mode);
893 [ # # ]: 0 : attr->sample_offset_mode = MLX5_GET(parse_graph_node_cap, hcattr,
894 : : sample_offset_mode);
895 [ # # ]: 0 : attr->max_num_arc_in = MLX5_GET(parse_graph_node_cap, hcattr,
896 : : max_num_arc_in);
897 [ # # ]: 0 : attr->max_num_arc_out = MLX5_GET(parse_graph_node_cap, hcattr,
898 : : max_num_arc_out);
899 [ # # ]: 0 : attr->max_num_sample = MLX5_GET(parse_graph_node_cap, hcattr,
900 : : max_num_sample);
901 [ # # ]: 0 : attr->parse_graph_anchor = MLX5_GET(parse_graph_node_cap, hcattr, parse_graph_anchor);
902 [ # # ]: 0 : attr->sample_tunnel_inner2 = MLX5_GET(parse_graph_node_cap, hcattr,
903 : : sample_tunnel_inner2);
904 [ # # ]: 0 : attr->zero_size_supported = MLX5_GET(parse_graph_node_cap, hcattr,
905 : : zero_size_supported);
906 [ # # ]: 0 : attr->sample_id_in_out = MLX5_GET(parse_graph_node_cap, hcattr,
907 : : sample_id_in_out);
908 [ # # ]: 0 : attr->max_base_header_length = MLX5_GET(parse_graph_node_cap, hcattr,
909 : : max_base_header_length);
910 [ # # ]: 0 : attr->max_sample_base_offset = MLX5_GET(parse_graph_node_cap, hcattr,
911 : : max_sample_base_offset);
912 [ # # ]: 0 : attr->max_next_header_offset = MLX5_GET(parse_graph_node_cap, hcattr,
913 : : max_next_header_offset);
914 [ # # ]: 0 : attr->header_length_mask_width = MLX5_GET(parse_graph_node_cap, hcattr,
915 : : header_length_mask_width);
916 [ # # ]: 0 : attr->header_length_field_mode_wa = !MLX5_GET(parse_graph_node_cap, hcattr,
917 : : header_length_field_offset_mode);
918 : : /* Get the max supported samples from HCA CAP 2 */
919 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
920 : : MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
921 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
922 [ # # ]: 0 : if (!hcattr)
923 : 0 : return rc;
924 : 0 : attr->max_num_prog_sample =
925 [ # # ]: 0 : MLX5_GET(cmd_hca_cap_2, hcattr, max_num_prog_sample_field);
926 : 0 : return 0;
927 : : }
928 : :
929 : : static int
930 : 0 : mlx5_devx_query_pkt_integrity_match(void *hcattr)
931 : : {
932 [ # # ]: 0 : return MLX5_GET(flow_table_nic_cap, hcattr,
933 [ # # # # ]: 0 : ft_field_support_2_nic_receive.inner_l3_ok) &&
934 : : MLX5_GET(flow_table_nic_cap, hcattr,
935 [ # # # # ]: 0 : ft_field_support_2_nic_receive.inner_l4_ok) &&
936 : : MLX5_GET(flow_table_nic_cap, hcattr,
937 [ # # # # ]: 0 : ft_field_support_2_nic_receive.outer_l3_ok) &&
938 : : MLX5_GET(flow_table_nic_cap, hcattr,
939 [ # # # # ]: 0 : ft_field_support_2_nic_receive.outer_l4_ok) &&
940 : : MLX5_GET(flow_table_nic_cap, hcattr,
941 : : ft_field_support_2_nic_receive
942 [ # # # # ]: 0 : .inner_ipv4_checksum_ok) &&
943 : : MLX5_GET(flow_table_nic_cap, hcattr,
944 [ # # # # ]: 0 : ft_field_support_2_nic_receive.inner_l4_checksum_ok) &&
945 : : MLX5_GET(flow_table_nic_cap, hcattr,
946 : : ft_field_support_2_nic_receive
947 [ # # # # : 0 : .outer_ipv4_checksum_ok) &&
# # # # #
# # # # #
# # # # ]
948 [ # # # # ]: 0 : MLX5_GET(flow_table_nic_cap, hcattr,
949 : : ft_field_support_2_nic_receive.outer_l4_checksum_ok);
950 : : }
951 : :
952 : : /**
953 : : * Query HCA attributes.
954 : : * Using those attributes we can check on run time if the device
955 : : * is having the required capabilities.
956 : : *
957 : : * @param[in] ctx
958 : : * Context returned from mlx5 open_device() glue function.
959 : : * @param[out] attr
960 : : * Attributes device values.
961 : : *
962 : : * @return
963 : : * 0 on success, a negative value otherwise.
964 : : */
965 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_hca_attr)
966 : : int
967 : 0 : mlx5_devx_cmd_query_hca_attr(void *ctx,
968 : : struct mlx5_hca_attr *attr)
969 : : {
970 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_hca_cap_in)] = {0};
971 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_hca_cap_out)] = {0};
972 : : bool hca_cap_2_sup;
973 : : uint64_t general_obj_types_supported = 0;
974 : : uint64_t stc_action_type_127_64;
975 : : void *hcattr;
976 : : int rc, i;
977 : :
978 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
979 : : MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE |
980 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
981 [ # # ]: 0 : if (!hcattr)
982 : 0 : return rc;
983 [ # # ]: 0 : hca_cap_2_sup = MLX5_GET(cmd_hca_cap, hcattr, hca_cap_2);
984 [ # # ]: 0 : attr->max_wqe_sz_sq = MLX5_GET(cmd_hca_cap, hcattr, max_wqe_sz_sq);
985 : 0 : attr->flow_counter_bulk_alloc_bitmap =
986 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, flow_counter_bulk_alloc);
987 [ # # ]: 0 : attr->flow_counters_dump = MLX5_GET(cmd_hca_cap, hcattr,
988 : : flow_counters_dump);
989 [ # # ]: 0 : attr->log_max_rmp = MLX5_GET(cmd_hca_cap, hcattr, log_max_rmp);
990 [ # # ]: 0 : attr->mem_rq_rmp = MLX5_GET(cmd_hca_cap, hcattr, mem_rq_rmp);
991 [ # # ]: 0 : attr->log_max_rqt_size = MLX5_GET(cmd_hca_cap, hcattr,
992 : : log_max_rqt_size);
993 [ # # ]: 0 : attr->eswitch_manager = MLX5_GET(cmd_hca_cap, hcattr, eswitch_manager);
994 [ # # ]: 0 : attr->hairpin = MLX5_GET(cmd_hca_cap, hcattr, hairpin);
995 [ # # ]: 0 : attr->log_max_hairpin_queues = MLX5_GET(cmd_hca_cap, hcattr,
996 : : log_max_hairpin_queues);
997 [ # # ]: 0 : attr->log_max_hairpin_wq_data_sz = MLX5_GET(cmd_hca_cap, hcattr,
998 : : log_max_hairpin_wq_data_sz);
999 [ # # ]: 0 : attr->log_max_hairpin_num_packets = MLX5_GET
1000 : : (cmd_hca_cap, hcattr, log_min_hairpin_wq_data_sz);
1001 [ # # ]: 0 : attr->vhca_id = MLX5_GET(cmd_hca_cap, hcattr, vhca_id);
1002 [ # # ]: 0 : attr->relaxed_ordering_write = MLX5_GET(cmd_hca_cap, hcattr,
1003 : : relaxed_ordering_write);
1004 [ # # ]: 0 : attr->relaxed_ordering_read = MLX5_GET(cmd_hca_cap, hcattr,
1005 : : relaxed_ordering_read);
1006 [ # # ]: 0 : attr->access_register_user = MLX5_GET(cmd_hca_cap, hcattr,
1007 : : access_register_user);
1008 [ # # ]: 0 : attr->eth_net_offloads = MLX5_GET(cmd_hca_cap, hcattr,
1009 : : eth_net_offloads);
1010 [ # # ]: 0 : attr->eth_virt = MLX5_GET(cmd_hca_cap, hcattr, eth_virt);
1011 [ # # ]: 0 : attr->flex_parser_protocols = MLX5_GET(cmd_hca_cap, hcattr,
1012 : : flex_parser_protocols);
1013 [ # # ]: 0 : attr->max_geneve_tlv_options = MLX5_GET(cmd_hca_cap, hcattr,
1014 : : max_geneve_tlv_options);
1015 [ # # ]: 0 : attr->max_geneve_tlv_option_data_len = MLX5_GET(cmd_hca_cap, hcattr,
1016 : : max_geneve_tlv_option_data_len);
1017 [ # # ]: 0 : attr->geneve_tlv_option_offset = MLX5_GET(cmd_hca_cap, hcattr,
1018 : : geneve_tlv_option_offset);
1019 [ # # ]: 0 : attr->geneve_tlv_sample = MLX5_GET(cmd_hca_cap, hcattr,
1020 : : geneve_tlv_sample);
1021 [ # # ]: 0 : attr->query_match_sample_info = MLX5_GET(cmd_hca_cap, hcattr,
1022 : : query_match_sample_info);
1023 [ # # ]: 0 : attr->geneve_tlv_option_sample_id = MLX5_GET(cmd_hca_cap, hcattr,
1024 : : flex_parser_id_geneve_opt_0);
1025 [ # # ]: 0 : attr->qos.sup = MLX5_GET(cmd_hca_cap, hcattr, qos);
1026 [ # # ]: 0 : attr->wqe_index_ignore = MLX5_GET(cmd_hca_cap, hcattr,
1027 : : wqe_index_ignore_cap);
1028 [ # # ]: 0 : attr->cross_channel = MLX5_GET(cmd_hca_cap, hcattr, cd);
1029 [ # # ]: 0 : attr->non_wire_sq = MLX5_GET(cmd_hca_cap, hcattr, non_wire_sq);
1030 [ # # ]: 0 : attr->log_max_static_sq_wq = MLX5_GET(cmd_hca_cap, hcattr,
1031 : : log_max_static_sq_wq);
1032 [ # # ]: 0 : attr->num_lag_ports = MLX5_GET(cmd_hca_cap, hcattr, num_lag_ports);
1033 [ # # ]: 0 : attr->dev_freq_khz = MLX5_GET(cmd_hca_cap, hcattr,
1034 : : device_frequency_khz);
1035 : 0 : attr->scatter_fcs_w_decap_disable =
1036 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, scatter_fcs_w_decap_disable);
1037 [ # # ]: 0 : attr->roce = MLX5_GET(cmd_hca_cap, hcattr, roce);
1038 [ # # ]: 0 : attr->rq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, rq_ts_format);
1039 [ # # ]: 0 : attr->sq_ts_format = MLX5_GET(cmd_hca_cap, hcattr, sq_ts_format);
1040 : 0 : attr->steering_format_version =
1041 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, steering_format_version);
1042 [ # # ]: 0 : attr->regexp_params = MLX5_GET(cmd_hca_cap, hcattr, regexp_params);
1043 [ # # ]: 0 : attr->regexp_version = MLX5_GET(cmd_hca_cap, hcattr, regexp_version);
1044 [ # # ]: 0 : attr->regexp_num_of_engines = MLX5_GET(cmd_hca_cap, hcattr,
1045 : : regexp_num_of_engines);
1046 : : /* Read the general_obj_types bitmap and extract the relevant bits. */
1047 [ # # ]: 0 : general_obj_types_supported = MLX5_GET64(cmd_hca_cap, hcattr,
1048 : : general_obj_types);
1049 : 0 : attr->qos.flow_meter_aso_sup =
1050 : 0 : !!(general_obj_types_supported &
1051 : : MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_METER_ASO);
1052 : 0 : attr->vdpa.valid = !!(general_obj_types_supported &
1053 : : MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q);
1054 : 0 : attr->vdpa.queue_counters_valid =
1055 : 0 : !!(general_obj_types_supported &
1056 : : MLX5_GENERAL_OBJ_TYPES_CAP_VIRTIO_Q_COUNTERS);
1057 : 0 : attr->parse_graph_flex_node =
1058 : 0 : !!(general_obj_types_supported &
1059 : : MLX5_GENERAL_OBJ_TYPES_CAP_PARSE_GRAPH_FLEX_NODE);
1060 : 0 : attr->flow_hit_aso = !!(general_obj_types_supported &
1061 : : MLX5_GENERAL_OBJ_TYPES_CAP_FLOW_HIT_ASO);
1062 : 0 : attr->geneve_tlv_opt = !!(general_obj_types_supported &
1063 : : MLX5_GENERAL_OBJ_TYPES_CAP_GENEVE_TLV_OPT);
1064 : 0 : attr->dek = !!(general_obj_types_supported &
1065 : : MLX5_GENERAL_OBJ_TYPES_CAP_DEK);
1066 : 0 : attr->import_kek = !!(general_obj_types_supported &
1067 : : MLX5_GENERAL_OBJ_TYPES_CAP_IMPORT_KEK);
1068 : 0 : attr->credential = !!(general_obj_types_supported &
1069 : : MLX5_GENERAL_OBJ_TYPES_CAP_CREDENTIAL);
1070 : 0 : attr->crypto_login = !!(general_obj_types_supported &
1071 : : MLX5_GENERAL_OBJ_TYPES_CAP_CRYPTO_LOGIN);
1072 : : /* Add reading of other GENERAL_OBJ_TYPES_CAP bits above this line. */
1073 [ # # ]: 0 : attr->log_max_cq = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq);
1074 [ # # ]: 0 : attr->log_max_qp = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp);
1075 [ # # ]: 0 : attr->log_max_cq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_cq_sz);
1076 [ # # ]: 0 : attr->log_max_qp_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_qp_sz);
1077 [ # # ]: 0 : attr->log_max_wq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_wq_sz);
1078 [ # # ]: 0 : attr->log_max_mrw_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_mrw_sz);
1079 [ # # ]: 0 : attr->log_max_pd = MLX5_GET(cmd_hca_cap, hcattr, log_max_pd);
1080 [ # # ]: 0 : attr->log_max_srq = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq);
1081 [ # # ]: 0 : attr->log_max_srq_sz = MLX5_GET(cmd_hca_cap, hcattr, log_max_srq_sz);
1082 : 0 : attr->reg_c_preserve =
1083 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, reg_c_preserve);
1084 [ # # ]: 0 : attr->mmo_regex_qp_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_qp);
1085 [ # # ]: 0 : attr->mmo_regex_sq_en = MLX5_GET(cmd_hca_cap, hcattr, regexp_mmo_sq);
1086 [ # # ]: 0 : attr->mmo_dma_sq_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_sq);
1087 [ # # ]: 0 : attr->mmo_compress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
1088 : : compress_mmo_sq);
1089 [ # # ]: 0 : attr->mmo_decompress_sq_en = MLX5_GET(cmd_hca_cap, hcattr,
1090 : : decompress_mmo_sq);
1091 [ # # ]: 0 : attr->mmo_dma_qp_en = MLX5_GET(cmd_hca_cap, hcattr, dma_mmo_qp);
1092 [ # # ]: 0 : attr->mmo_compress_qp_en = MLX5_GET(cmd_hca_cap, hcattr,
1093 : : compress_mmo_qp);
1094 [ # # ]: 0 : attr->decomp_deflate_v1_en = MLX5_GET(cmd_hca_cap, hcattr,
1095 : : decompress_deflate_v1);
1096 [ # # ]: 0 : attr->decomp_deflate_v2_en = MLX5_GET(cmd_hca_cap, hcattr,
1097 : : decompress_deflate_v2);
1098 [ # # ]: 0 : attr->compress_min_block_size = MLX5_GET(cmd_hca_cap, hcattr,
1099 : : compress_min_block_size);
1100 [ # # ]: 0 : attr->log_max_mmo_dma = MLX5_GET(cmd_hca_cap, hcattr, log_dma_mmo_size);
1101 [ # # ]: 0 : attr->log_max_mmo_compress = MLX5_GET(cmd_hca_cap, hcattr,
1102 : : log_compress_mmo_size);
1103 [ # # ]: 0 : attr->log_max_mmo_decompress = MLX5_GET(cmd_hca_cap, hcattr,
1104 : : log_decompress_mmo_size);
1105 [ # # ]: 0 : attr->decomp_lz4_data_only_en = MLX5_GET(cmd_hca_cap, hcattr,
1106 : : decompress_lz4_data_only_v2);
1107 [ # # ]: 0 : attr->decomp_lz4_no_checksum_en = MLX5_GET(cmd_hca_cap, hcattr,
1108 : : decompress_lz4_no_checksum_v2);
1109 [ # # ]: 0 : attr->decomp_lz4_checksum_en = MLX5_GET(cmd_hca_cap, hcattr,
1110 : : decompress_lz4_checksum_v2);
1111 [ # # ]: 0 : attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression);
1112 [ # # ]: 0 : attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr,
1113 : : mini_cqe_resp_flow_tag);
1114 [ # # ]: 0 : attr->cqe_compression_128 = MLX5_GET(cmd_hca_cap, hcattr,
1115 : : cqe_compression_128);
1116 [ # # ]: 0 : attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr,
1117 : : mini_cqe_resp_l3_l4_tag);
1118 [ # # ]: 0 : attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr,
1119 : : enhanced_cqe_compression);
1120 : 0 : attr->umr_indirect_mkey_disabled =
1121 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, umr_indirect_mkey_disabled);
1122 : 0 : attr->umr_modify_entity_size_disabled =
1123 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, umr_modify_entity_size_disabled);
1124 [ # # ]: 0 : attr->wait_on_time = MLX5_GET(cmd_hca_cap, hcattr, wait_on_time);
1125 [ # # ]: 0 : attr->crypto = MLX5_GET(cmd_hca_cap, hcattr, crypto);
1126 : 0 : attr->ct_offload = !!(general_obj_types_supported &
1127 : : MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD);
1128 [ # # ]: 0 : attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop);
1129 [ # # ]: 0 : attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table);
1130 [ # # ]: 0 : attr->striding_rq = MLX5_GET(cmd_hca_cap, hcattr, striding_rq);
1131 : 0 : attr->ext_stride_num_range =
1132 [ # # ]: 0 : MLX5_GET(cmd_hca_cap, hcattr, ext_stride_num_range);
1133 [ # # ]: 0 : attr->nic_flow_table = MLX5_GET(cmd_hca_cap, hcattr, nic_flow_table);
1134 [ # # ]: 0 : attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr,
1135 : : max_flow_counter_15_0);
1136 [ # # ]: 0 : attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr,
1137 : : max_flow_counter_31_16);
1138 [ # # ]: 0 : attr->alloc_flow_counter_pd = MLX5_GET(cmd_hca_cap, hcattr,
1139 : : alloc_flow_counter_pd);
1140 [ # # ]: 0 : attr->flow_counter_access_aso = MLX5_GET(cmd_hca_cap, hcattr,
1141 : : flow_counter_access_aso);
1142 [ # # ]: 0 : attr->flow_access_aso_opc_mod = MLX5_GET(cmd_hca_cap, hcattr,
1143 : : flow_access_aso_opc_mod);
1144 [ # # ]: 0 : attr->wqe_based_flow_table_sup = MLX5_GET(cmd_hca_cap, hcattr,
1145 : : wqe_based_flow_table_update_cap);
1146 : : /*
1147 : : * Flex item support needs max_num_prog_sample_field
1148 : : * from the Capabilities 2 table for PARSE_GRAPH_NODE
1149 : : */
1150 [ # # ]: 0 : if (attr->parse_graph_flex_node) {
1151 : 0 : rc = mlx5_devx_cmd_query_hca_parse_graph_node_cap
1152 : : (ctx, &attr->flex);
1153 [ # # ]: 0 : if (rc)
1154 : : return -1;
1155 : 0 : attr->flex.query_match_sample_info =
1156 : 0 : attr->query_match_sample_info;
1157 : : }
1158 [ # # ]: 0 : if (attr->crypto) {
1159 [ # # # # : 0 : attr->aes_xts = MLX5_GET(cmd_hca_cap, hcattr, aes_xts) ||
# # ]
1160 [ # # # # : 0 : MLX5_GET(cmd_hca_cap, hcattr, aes_xts_multi_block_be_tweak) ||
# # # # #
# # # ]
1161 : : MLX5_GET(cmd_hca_cap, hcattr, aes_xts_single_block_le_tweak);
1162 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1163 : : MLX5_GET_HCA_CAP_OP_MOD_CRYPTO |
1164 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1165 [ # # ]: 0 : if (!hcattr)
1166 : : return -1;
1167 [ # # ]: 0 : attr->crypto_wrapped_import_method = !!(MLX5_GET(crypto_caps,
1168 : : hcattr, wrapped_import_method)
1169 : 0 : & 1 << 2);
1170 [ # # ]: 0 : attr->crypto_mmo.crypto_mmo_qp = MLX5_GET(crypto_caps, hcattr, crypto_mmo_qp);
1171 : 0 : attr->crypto_mmo.gcm_256_encrypt =
1172 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_encrypt);
1173 : 0 : attr->crypto_mmo.gcm_128_encrypt =
1174 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_encrypt);
1175 : 0 : attr->crypto_mmo.gcm_256_decrypt =
1176 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_256_decrypt);
1177 : 0 : attr->crypto_mmo.gcm_128_decrypt =
1178 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, crypto_aes_gcm_128_decrypt);
1179 : 0 : attr->crypto_mmo.gcm_auth_tag_128 =
1180 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_128);
1181 : 0 : attr->crypto_mmo.gcm_auth_tag_96 =
1182 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, gcm_auth_tag_96);
1183 : 0 : attr->crypto_mmo.log_crypto_mmo_max_size =
1184 [ # # ]: 0 : MLX5_GET(crypto_caps, hcattr, log_crypto_mmo_max_size);
1185 : : }
1186 [ # # ]: 0 : if (hca_cap_2_sup) {
1187 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1188 : : MLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 |
1189 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1190 [ # # ]: 0 : if (!hcattr) {
1191 : 0 : DRV_LOG(DEBUG,
1192 : : "Failed to query DevX HCA capabilities 2.");
1193 : 0 : return rc;
1194 : : }
1195 [ # # ]: 0 : attr->log_min_stride_wqe_sz = MLX5_GET(cmd_hca_cap_2, hcattr,
1196 : : log_min_stride_wqe_sz);
1197 [ # # ]: 0 : attr->hairpin_sq_wqe_bb_size = MLX5_GET(cmd_hca_cap_2, hcattr,
1198 : : hairpin_sq_wqe_bb_size);
1199 [ # # ]: 0 : attr->hairpin_sq_wq_in_host_mem = MLX5_GET(cmd_hca_cap_2, hcattr,
1200 : : hairpin_sq_wq_in_host_mem);
1201 [ # # ]: 0 : attr->hairpin_data_buffer_locked = MLX5_GET(cmd_hca_cap_2, hcattr,
1202 : : hairpin_data_buffer_locked);
1203 [ # # ]: 0 : attr->flow_counter_bulk_log_max_alloc = MLX5_GET(cmd_hca_cap_2,
1204 : : hcattr, flow_counter_bulk_log_max_alloc);
1205 : 0 : attr->flow_counter_bulk_log_granularity =
1206 [ # # ]: 0 : MLX5_GET(cmd_hca_cap_2, hcattr,
1207 : : flow_counter_bulk_log_granularity);
1208 [ # # ]: 0 : rc = MLX5_GET(cmd_hca_cap_2, hcattr,
1209 : : cross_vhca_object_to_object_supported);
1210 : 0 : attr->cross_vhca =
1211 : : (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_TIR) &&
1212 : : (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_STC_TO_FT) &&
1213 : 0 : (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_FT) &&
1214 : : (rc & MLX5_CROSS_VHCA_OBJ_TO_OBJ_TYPE_FT_TO_RTC);
1215 [ # # ]: 0 : rc = MLX5_GET(cmd_hca_cap_2, hcattr,
1216 : : allowed_object_for_other_vhca_access);
1217 : 0 : attr->cross_vhca = attr->cross_vhca &&
1218 : : (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_TIR) &&
1219 [ # # # # ]: 0 : (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_FT) &&
1220 : : (rc & MLX5_CROSS_VHCA_ALLOWED_OBJS_RTC);
1221 [ # # ]: 0 : if (attr->ct_offload)
1222 [ # # ]: 0 : attr->log_max_conn_track_offload = MLX5_GET(cmd_hca_cap_2, hcattr,
1223 : : log_max_conn_track_offload);
1224 : : }
1225 [ # # ]: 0 : if (attr->log_min_stride_wqe_sz == 0)
1226 : 0 : attr->log_min_stride_wqe_sz = MLX5_MPRQ_LOG_MIN_STRIDE_WQE_SIZE;
1227 [ # # ]: 0 : if (attr->qos.sup) {
1228 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1229 : : MLX5_GET_HCA_CAP_OP_MOD_QOS_CAP |
1230 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1231 [ # # ]: 0 : if (!hcattr) {
1232 : 0 : DRV_LOG(DEBUG, "Failed to query devx QOS capabilities");
1233 : 0 : return rc;
1234 : : }
1235 : 0 : attr->qos.flow_meter_old =
1236 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr, flow_meter_old);
1237 [ # # ]: 0 : attr->qos.log_max_flow_meter =
1238 : 0 : MLX5_GET(qos_cap, hcattr, log_max_flow_meter);
1239 [ # # ]: 0 : attr->qos.flow_meter_reg_c_ids =
1240 : : MLX5_GET(qos_cap, hcattr, flow_meter_reg_id);
1241 : 0 : attr->qos.flow_meter =
1242 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr, flow_meter);
1243 : 0 : attr->qos.packet_pacing =
1244 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr, packet_pacing);
1245 : 0 : attr->qos.wqe_rate_pp =
1246 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr, wqe_rate_pp);
1247 [ # # ]: 0 : if (attr->qos.flow_meter_aso_sup) {
1248 : 0 : attr->qos.log_meter_aso_granularity =
1249 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr,
1250 : : log_meter_aso_granularity);
1251 : 0 : attr->qos.log_meter_aso_max_alloc =
1252 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr,
1253 : : log_meter_aso_max_alloc);
1254 : 0 : attr->qos.log_max_num_meter_aso =
1255 [ # # ]: 0 : MLX5_GET(qos_cap, hcattr,
1256 : : log_max_num_meter_aso);
1257 : : }
1258 : : }
1259 [ # # ]: 0 : if (attr->vdpa.valid)
1260 : 0 : mlx5_devx_cmd_query_hca_vdpa_attr(ctx, &attr->vdpa);
1261 [ # # ]: 0 : if (!attr->eth_net_offloads)
1262 : : return 0;
1263 : : /* Query Flow Sampler Capability From FLow Table Properties Layout. */
1264 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1265 : : MLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE |
1266 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1267 [ # # ]: 0 : if (!hcattr) {
1268 : 0 : attr->log_max_ft_sampler_num = 0;
1269 : 0 : return rc;
1270 : : }
1271 [ # # ]: 0 : attr->log_max_ft_sampler_num = MLX5_GET
1272 : : (flow_table_nic_cap, hcattr,
1273 : : flow_table_properties_nic_receive.log_max_ft_sampler_num);
1274 [ # # ]: 0 : attr->flow.tunnel_header_0_1 = MLX5_GET
1275 : : (flow_table_nic_cap, hcattr,
1276 : : ft_field_support_2_nic_receive.tunnel_header_0_1);
1277 [ # # ]: 0 : attr->flow.tunnel_header_2_3 = MLX5_GET
1278 : : (flow_table_nic_cap, hcattr,
1279 : : ft_field_support_2_nic_receive.tunnel_header_2_3);
1280 [ # # ]: 0 : attr->modify_outer_ip_ecn = MLX5_GET
1281 : : (flow_table_nic_cap, hcattr,
1282 : : ft_header_modify_nic_receive.outer_ip_ecn);
1283 [ # # ]: 0 : attr->modify_outer_ipv6_traffic_class = MLX5_GET
1284 : : (flow_table_nic_cap, hcattr,
1285 : : ft_header_modify_nic_receive.outer_ipv6_traffic_class);
1286 : 0 : attr->set_reg_c = 0xffff;
1287 [ # # ]: 0 : if (attr->nic_flow_table) {
1288 : : #define GET_RX_REG_X_BITS \
1289 : : MLX5_GET(flow_table_nic_cap, hcattr, \
1290 : : ft_header_modify_nic_receive.metadata_reg_c_x)
1291 : : #define GET_TX_REG_X_BITS \
1292 : : MLX5_GET(flow_table_nic_cap, hcattr, \
1293 : : ft_header_modify_nic_transmit.metadata_reg_c_x)
1294 : :
1295 : : uint32_t tx_reg, rx_reg, reg_c_8_15;
1296 : :
1297 [ # # ]: 0 : tx_reg = GET_TX_REG_X_BITS;
1298 [ # # ]: 0 : reg_c_8_15 = MLX5_GET(flow_table_nic_cap, hcattr,
1299 : : ft_field_support_2_nic_transmit.metadata_reg_c_8_15);
1300 : 0 : tx_reg |= ((0xff & reg_c_8_15) << 8);
1301 [ # # ]: 0 : rx_reg = GET_RX_REG_X_BITS;
1302 [ # # ]: 0 : reg_c_8_15 = MLX5_GET(flow_table_nic_cap, hcattr,
1303 : : ft_field_support_2_nic_receive.metadata_reg_c_8_15);
1304 : 0 : rx_reg |= ((0xff & reg_c_8_15) << 8);
1305 : 0 : attr->set_reg_c &= (rx_reg & tx_reg);
1306 : :
1307 : : #undef GET_RX_REG_X_BITS
1308 : : #undef GET_TX_REG_X_BITS
1309 : : }
1310 : 0 : attr->pkt_integrity_match = mlx5_devx_query_pkt_integrity_match(hcattr);
1311 [ # # ]: 0 : attr->inner_ipv4_ihl = MLX5_GET
1312 : : (flow_table_nic_cap, hcattr,
1313 : : ft_field_support_2_nic_receive.inner_ipv4_ihl);
1314 [ # # ]: 0 : attr->outer_ipv4_ihl = MLX5_GET
1315 : : (flow_table_nic_cap, hcattr,
1316 : : ft_field_support_2_nic_receive.outer_ipv4_ihl);
1317 [ # # ]: 0 : attr->lag_rx_port_affinity = MLX5_GET
1318 : : (flow_table_nic_cap, hcattr,
1319 : : ft_field_support_2_nic_receive.lag_rx_port_affinity);
1320 : : /* Query HCA offloads for Ethernet protocol. */
1321 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1322 : : MLX5_GET_HCA_CAP_OP_MOD_ETHERNET_OFFLOAD_CAPS |
1323 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1324 [ # # ]: 0 : if (!hcattr) {
1325 : 0 : attr->eth_net_offloads = 0;
1326 : 0 : return rc;
1327 : : }
1328 [ # # ]: 0 : attr->wqe_vlan_insert = MLX5_GET(per_protocol_networking_offload_caps,
1329 : : hcattr, wqe_vlan_insert);
1330 [ # # ]: 0 : attr->csum_cap = MLX5_GET(per_protocol_networking_offload_caps,
1331 : : hcattr, csum_cap);
1332 [ # # ]: 0 : attr->vlan_cap = MLX5_GET(per_protocol_networking_offload_caps,
1333 : : hcattr, vlan_cap);
1334 [ # # ]: 0 : attr->lro_cap = MLX5_GET(per_protocol_networking_offload_caps, hcattr,
1335 : : lro_cap);
1336 [ # # ]: 0 : attr->max_lso_cap = MLX5_GET(per_protocol_networking_offload_caps,
1337 : : hcattr, max_lso_cap);
1338 [ # # ]: 0 : attr->scatter_fcs = MLX5_GET(per_protocol_networking_offload_caps,
1339 : : hcattr, scatter_fcs);
1340 [ # # ]: 0 : attr->tunnel_lro_gre = MLX5_GET(per_protocol_networking_offload_caps,
1341 : : hcattr, tunnel_lro_gre);
1342 [ # # ]: 0 : attr->tunnel_lro_vxlan = MLX5_GET(per_protocol_networking_offload_caps,
1343 : : hcattr, tunnel_lro_vxlan);
1344 [ # # ]: 0 : attr->swp = MLX5_GET(per_protocol_networking_offload_caps,
1345 : : hcattr, swp);
1346 : 0 : attr->tunnel_stateless_gre =
1347 [ # # ]: 0 : MLX5_GET(per_protocol_networking_offload_caps,
1348 : : hcattr, tunnel_stateless_gre);
1349 : 0 : attr->tunnel_stateless_vxlan =
1350 [ # # ]: 0 : MLX5_GET(per_protocol_networking_offload_caps,
1351 : : hcattr, tunnel_stateless_vxlan);
1352 [ # # ]: 0 : attr->swp_csum = MLX5_GET(per_protocol_networking_offload_caps,
1353 : : hcattr, swp_csum);
1354 [ # # ]: 0 : attr->swp_lso = MLX5_GET(per_protocol_networking_offload_caps,
1355 : : hcattr, swp_lso);
1356 [ # # ]: 0 : attr->lro_max_msg_sz_mode = MLX5_GET
1357 : : (per_protocol_networking_offload_caps,
1358 : : hcattr, lro_max_msg_sz_mode);
1359 [ # # ]: 0 : for (i = 0 ; i < MLX5_LRO_NUM_SUPP_PERIODS ; i++) {
1360 : 0 : attr->lro_timer_supported_periods[i] =
1361 [ # # ]: 0 : MLX5_GET(per_protocol_networking_offload_caps, hcattr,
1362 : : lro_timer_supported_periods[i]);
1363 : : }
1364 [ # # ]: 0 : attr->lro_min_mss_size = MLX5_GET(per_protocol_networking_offload_caps,
1365 : : hcattr, lro_min_mss_size);
1366 : 0 : attr->tunnel_stateless_geneve_rx =
1367 [ # # ]: 0 : MLX5_GET(per_protocol_networking_offload_caps,
1368 : : hcattr, tunnel_stateless_geneve_rx);
1369 : 0 : attr->geneve_max_opt_len =
1370 [ # # ]: 0 : MLX5_GET(per_protocol_networking_offload_caps,
1371 : : hcattr, max_geneve_opt_len);
1372 [ # # ]: 0 : attr->wqe_inline_mode = MLX5_GET(per_protocol_networking_offload_caps,
1373 : : hcattr, wqe_inline_mode);
1374 [ # # ]: 0 : attr->tunnel_stateless_gtp = MLX5_GET
1375 : : (per_protocol_networking_offload_caps,
1376 : : hcattr, tunnel_stateless_gtp);
1377 [ # # ]: 0 : attr->tunnel_stateless_vxlan_gpe_nsh = MLX5_GET
1378 : : (per_protocol_networking_offload_caps,
1379 : : hcattr, tunnel_stateless_vxlan_gpe_nsh);
1380 [ # # ]: 0 : attr->rss_ind_tbl_cap = MLX5_GET
1381 : : (per_protocol_networking_offload_caps,
1382 : : hcattr, rss_ind_tbl_cap);
1383 [ # # ]: 0 : attr->multi_pkt_send_wqe = MLX5_GET
1384 : : (per_protocol_networking_offload_caps,
1385 : : hcattr, multi_pkt_send_wqe);
1386 [ # # ]: 0 : attr->enhanced_multi_pkt_send_wqe = MLX5_GET
1387 : : (per_protocol_networking_offload_caps,
1388 : : hcattr, enhanced_multi_pkt_send_wqe);
1389 [ # # ]: 0 : if (attr->wqe_based_flow_table_sup) {
1390 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1391 : : MLX5_GET_HCA_CAP_OP_MOD_WQE_BASED_FLOW_TABLE |
1392 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1393 [ # # ]: 0 : if (!hcattr) {
1394 : 0 : DRV_LOG(DEBUG, "Failed to query WQE Based Flow table capabilities");
1395 : 0 : return rc;
1396 : : }
1397 [ # # ]: 0 : attr->max_header_modify_pattern_length = MLX5_GET(wqe_based_flow_table_cap,
1398 : : hcattr,
1399 : : max_header_modify_pattern_length);
1400 [ # # ]: 0 : attr->fdb_unified_en = MLX5_GET(wqe_based_flow_table_cap,
1401 : : hcattr,
1402 : : fdb_unified_en);
1403 [ # # ]: 0 : attr->fdb_rx_set_flow_tag_stc = MLX5_GET(wqe_based_flow_table_cap,
1404 : : hcattr,
1405 : : fdb_rx_set_flow_tag_stc);
1406 [ # # ]: 0 : stc_action_type_127_64 = MLX5_GET64(wqe_based_flow_table_cap,
1407 : : hcattr,
1408 : : stc_action_type_127_64);
1409 [ # # ]: 0 : if (stc_action_type_127_64 &
1410 : : (1 << (MLX5_IFC_STC_ACTION_TYPE_JUMP_FLOW_TABLE_FDB_RX_BIT_INDEX -
1411 : : MLX5_IFC_STC_ACTION_TYPE_BIT_64_INDEX)))
1412 : 0 : attr->jump_fdb_rx_en = 1;
1413 : : }
1414 : : /* Query HCA attribute for ROCE. */
1415 [ # # ]: 0 : if (attr->roce) {
1416 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1417 : : MLX5_GET_HCA_CAP_OP_MOD_ROCE |
1418 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1419 [ # # ]: 0 : if (!hcattr) {
1420 : 0 : DRV_LOG(DEBUG,
1421 : : "Failed to query devx HCA ROCE capabilities");
1422 : 0 : return rc;
1423 : : }
1424 [ # # ]: 0 : attr->qp_ts_format = MLX5_GET(roce_caps, hcattr, qp_ts_format);
1425 : : }
1426 [ # # ]: 0 : if (attr->eth_virt) {
1427 : 0 : rc = mlx5_devx_cmd_query_nic_vport_context(ctx, 0, attr);
1428 [ # # ]: 0 : if (rc) {
1429 : 0 : attr->eth_virt = 0;
1430 : 0 : goto error;
1431 : : }
1432 : : }
1433 [ # # ]: 0 : if (attr->eswitch_manager) {
1434 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1435 : : MLX5_SET_HCA_CAP_OP_MOD_ESW |
1436 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1437 [ # # ]: 0 : if (!hcattr)
1438 : 0 : return rc;
1439 : 0 : attr->esw_mgr_vport_id_valid =
1440 [ # # ]: 0 : MLX5_GET(esw_cap, hcattr,
1441 : : esw_manager_vport_number_valid);
1442 : 0 : attr->esw_mgr_vport_id =
1443 [ # # ]: 0 : MLX5_GET(esw_cap, hcattr, esw_manager_vport_number);
1444 : 0 : mlx5_devx_cmd_query_esw_vport_context(ctx, attr);
1445 : : }
1446 [ # # ]: 0 : if (attr->eswitch_manager) {
1447 : : uint32_t esw_reg, reg_c_8_15;
1448 : :
1449 : 0 : hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc,
1450 : : MLX5_GET_HCA_CAP_OP_MOD_ESW_FLOW_TABLE |
1451 : : (uint32_t)MLX5_HCA_CAP_OPMOD_GET_CUR);
1452 [ # # ]: 0 : if (!hcattr)
1453 : 0 : return rc;
1454 [ # # ]: 0 : esw_reg = MLX5_GET(flow_table_esw_cap, hcattr,
1455 : : ft_header_modify_esw_fdb.metadata_reg_c_x);
1456 [ # # ]: 0 : reg_c_8_15 = MLX5_GET(flow_table_esw_cap, hcattr,
1457 : : ft_field_support_2_esw_fdb.metadata_reg_c_8_15);
1458 : 0 : attr->set_reg_c &= ((0xff & reg_c_8_15) << 8) | esw_reg;
1459 : : }
1460 : : return 0;
1461 : : error:
1462 : 0 : rc = (rc > 0) ? -rc : rc;
1463 : 0 : return rc;
1464 : : }
1465 : :
1466 : : /**
1467 : : * Query TIS transport domain from QP verbs object using DevX API.
1468 : : *
1469 : : * @param[in] qp
1470 : : * Pointer to verbs QP returned by ibv_create_qp .
1471 : : * @param[in] tis_num
1472 : : * TIS number of TIS to query.
1473 : : * @param[out] tis_td
1474 : : * Pointer to TIS transport domain variable, to be set by the routine.
1475 : : *
1476 : : * @return
1477 : : * 0 on success, a negative value otherwise.
1478 : : */
1479 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_qp_query_tis_td)
1480 : : int
1481 : 0 : mlx5_devx_cmd_qp_query_tis_td(void *qp, uint32_t tis_num,
1482 : : uint32_t *tis_td)
1483 : : {
1484 : : #ifdef HAVE_IBV_FLOW_DV_SUPPORT
1485 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_tis_in)] = {0};
1486 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_tis_out)] = {0};
1487 : : int rc;
1488 : : void *tis_ctx;
1489 : :
1490 : 0 : MLX5_SET(query_tis_in, in, opcode, MLX5_CMD_OP_QUERY_TIS);
1491 : 0 : MLX5_SET(query_tis_in, in, tisn, tis_num);
1492 : 0 : rc = mlx5_glue->devx_qp_query(qp, in, sizeof(in), out, sizeof(out));
1493 [ # # ]: 0 : if (rc) {
1494 : 0 : DRV_LOG(ERR, "Failed to query QP using DevX");
1495 : 0 : return -rc;
1496 : : };
1497 : : tis_ctx = MLX5_ADDR_OF(query_tis_out, out, tis_context);
1498 [ # # ]: 0 : *tis_td = MLX5_GET(tisc, tis_ctx, transport_domain);
1499 : 0 : return 0;
1500 : : #else
1501 : : (void)qp;
1502 : : (void)tis_num;
1503 : : (void)tis_td;
1504 : : return -ENOTSUP;
1505 : : #endif
1506 : : }
1507 : :
1508 : : /**
1509 : : * Fill WQ data for DevX API command.
1510 : : * Utility function for use when creating DevX objects containing a WQ.
1511 : : *
1512 : : * @param[in] wq_ctx
1513 : : * Pointer to WQ context to fill with data.
1514 : : * @param [in] wq_attr
1515 : : * Pointer to WQ attributes structure to fill in WQ context.
1516 : : */
1517 : : static void
1518 : 0 : devx_cmd_fill_wq_data(void *wq_ctx, struct mlx5_devx_wq_attr *wq_attr)
1519 : : {
1520 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, wq_type, wq_attr->wq_type);
1521 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, wq_signature, wq_attr->wq_signature);
1522 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, end_padding_mode, wq_attr->end_padding_mode);
1523 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, cd_slave, wq_attr->cd_slave);
1524 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, hds_skip_first_sge, wq_attr->hds_skip_first_sge);
1525 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, log2_hds_buf_size, wq_attr->log2_hds_buf_size);
1526 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, page_offset, wq_attr->page_offset);
1527 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, lwm, wq_attr->lwm);
1528 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, pd, wq_attr->pd);
1529 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, uar_page, wq_attr->uar_page);
1530 [ # # ]: 0 : MLX5_SET64(wq, wq_ctx, dbr_addr, wq_attr->dbr_addr);
1531 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, hw_counter, wq_attr->hw_counter);
1532 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, sw_counter, wq_attr->sw_counter);
1533 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, log_wq_stride, wq_attr->log_wq_stride);
1534 [ # # ]: 0 : if (wq_attr->log_wq_pg_sz > MLX5_ADAPTER_PAGE_SHIFT)
1535 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, log_wq_pg_sz,
1536 : : wq_attr->log_wq_pg_sz - MLX5_ADAPTER_PAGE_SHIFT);
1537 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, log_wq_sz, wq_attr->log_wq_sz);
1538 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, dbr_umem_valid, wq_attr->dbr_umem_valid);
1539 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, wq_umem_valid, wq_attr->wq_umem_valid);
1540 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, log_hairpin_num_packets,
1541 : : wq_attr->log_hairpin_num_packets);
1542 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, log_hairpin_data_sz, wq_attr->log_hairpin_data_sz);
1543 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, single_wqe_log_num_of_strides,
1544 : : wq_attr->single_wqe_log_num_of_strides);
1545 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, two_byte_shift_en, wq_attr->two_byte_shift_en);
1546 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, single_stride_log_num_of_bytes,
1547 : : wq_attr->single_stride_log_num_of_bytes);
1548 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, dbr_umem_id, wq_attr->dbr_umem_id);
1549 [ # # ]: 0 : MLX5_SET(wq, wq_ctx, wq_umem_id, wq_attr->wq_umem_id);
1550 [ # # ]: 0 : MLX5_SET64(wq, wq_ctx, wq_umem_offset, wq_attr->wq_umem_offset);
1551 : 0 : }
1552 : :
1553 : : /**
1554 : : * Create RQ using DevX API.
1555 : : *
1556 : : * @param[in] ctx
1557 : : * Context returned from mlx5 open_device() glue function.
1558 : : * @param [in] rq_attr
1559 : : * Pointer to create RQ attributes structure.
1560 : : * @param [in] socket
1561 : : * CPU socket ID for allocations.
1562 : : *
1563 : : * @return
1564 : : * The DevX object created, NULL otherwise and rte_errno is set.
1565 : : */
1566 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_rq)
1567 : : struct mlx5_devx_obj *
1568 : 0 : mlx5_devx_cmd_create_rq(void *ctx,
1569 : : struct mlx5_devx_create_rq_attr *rq_attr,
1570 : : int socket)
1571 : : {
1572 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_rq_in)] = {0};
1573 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_rq_out)] = {0};
1574 : : void *rq_ctx, *wq_ctx;
1575 : : struct mlx5_devx_wq_attr *wq_attr;
1576 : : struct mlx5_devx_obj *rq = NULL;
1577 : :
1578 [ # # # # ]: 0 : rq = mlx5_malloc_numa_tolerant(MLX5_MEM_ZERO, sizeof(*rq), 0, socket);
1579 [ # # ]: 0 : if (!rq) {
1580 : 0 : DRV_LOG(ERR, "Failed to allocate RQ data");
1581 : 0 : rte_errno = ENOMEM;
1582 : 0 : return NULL;
1583 : : }
1584 [ # # ]: 0 : MLX5_SET(create_rq_in, in, opcode, MLX5_CMD_OP_CREATE_RQ);
1585 : : rq_ctx = MLX5_ADDR_OF(create_rq_in, in, ctx);
1586 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, rlky, rq_attr->rlky);
1587 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, delay_drop_en, rq_attr->delay_drop_en);
1588 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
1589 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
1590 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, mem_rq_type, rq_attr->mem_rq_type);
1591 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
1592 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, flush_in_error_en, rq_attr->flush_in_error_en);
1593 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, hairpin, rq_attr->hairpin);
1594 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, hairpin_data_buffer_type, rq_attr->hairpin_data_buffer_type);
1595 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, user_index, rq_attr->user_index);
1596 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, cqn, rq_attr->cqn);
1597 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
1598 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, rmpn, rq_attr->rmpn);
1599 [ # # ]: 0 : MLX5_SET(sqc, rq_ctx, ts_format, rq_attr->ts_format);
1600 : : wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
1601 : 0 : wq_attr = &rq_attr->wq_attr;
1602 : 0 : devx_cmd_fill_wq_data(wq_ctx, wq_attr);
1603 : 0 : rq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
1604 : : out, sizeof(out));
1605 [ # # ]: 0 : if (!rq->obj) {
1606 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create RQ", NULL, 0);
1607 : 0 : mlx5_free(rq);
1608 : 0 : return NULL;
1609 : : }
1610 [ # # ]: 0 : rq->id = MLX5_GET(create_rq_out, out, rqn);
1611 : 0 : return rq;
1612 : : }
1613 : :
1614 : : /**
1615 : : * Modify RQ using DevX API.
1616 : : *
1617 : : * @param[in] rq
1618 : : * Pointer to RQ object structure.
1619 : : * @param [in] rq_attr
1620 : : * Pointer to modify RQ attributes structure.
1621 : : *
1622 : : * @return
1623 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
1624 : : */
1625 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_modify_rq)
1626 : : int
1627 : 0 : mlx5_devx_cmd_modify_rq(struct mlx5_devx_obj *rq,
1628 : : struct mlx5_devx_modify_rq_attr *rq_attr)
1629 : : {
1630 : 0 : uint32_t in[MLX5_ST_SZ_DW(modify_rq_in)] = {0};
1631 : 0 : uint32_t out[MLX5_ST_SZ_DW(modify_rq_out)] = {0};
1632 : : void *rq_ctx, *wq_ctx;
1633 : : int ret;
1634 : :
1635 : 0 : MLX5_SET(modify_rq_in, in, opcode, MLX5_CMD_OP_MODIFY_RQ);
1636 : 0 : MLX5_SET(modify_rq_in, in, rq_state, rq_attr->rq_state);
1637 [ # # ]: 0 : MLX5_SET(modify_rq_in, in, rqn, rq->id);
1638 [ # # ]: 0 : MLX5_SET64(modify_rq_in, in, modify_bitmask, rq_attr->modify_bitmask);
1639 : : rq_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1640 : 0 : MLX5_SET(rqc, rq_ctx, state, rq_attr->state);
1641 [ # # ]: 0 : if (rq_attr->modify_bitmask &
1642 : : MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_SCATTER_FCS)
1643 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, scatter_fcs, rq_attr->scatter_fcs);
1644 [ # # ]: 0 : if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_VSD)
1645 [ # # ]: 0 : MLX5_SET(rqc, rq_ctx, vsd, rq_attr->vsd);
1646 [ # # ]: 0 : if (rq_attr->modify_bitmask &
1647 : : MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_RQ_COUNTER_SET_ID)
1648 : 0 : MLX5_SET(rqc, rq_ctx, counter_set_id, rq_attr->counter_set_id);
1649 : 0 : MLX5_SET(rqc, rq_ctx, hairpin_peer_sq, rq_attr->hairpin_peer_sq);
1650 : 0 : MLX5_SET(rqc, rq_ctx, hairpin_peer_vhca, rq_attr->hairpin_peer_vhca);
1651 [ # # ]: 0 : if (rq_attr->modify_bitmask & MLX5_MODIFY_RQ_IN_MODIFY_BITMASK_WQ_LWM) {
1652 : : wq_ctx = MLX5_ADDR_OF(rqc, rq_ctx, wq);
1653 : 0 : MLX5_SET(wq, wq_ctx, lwm, rq_attr->lwm);
1654 : : }
1655 : 0 : ret = mlx5_glue->devx_obj_modify(rq->obj, in, sizeof(in),
1656 : : out, sizeof(out));
1657 : :
1658 [ # # ]: 0 : if (ret) {
1659 : 0 : DRV_LOG(ERR, "Failed to modify RQ using DevX");
1660 : 0 : rte_errno = errno;
1661 : 0 : return -errno;
1662 : : }
1663 : : return ret;
1664 : : }
1665 : :
1666 : : /*
1667 : : * Query RQ using DevX API.
1668 : : *
1669 : : * @param[in] rq_obj
1670 : : * RQ Devx Object
1671 : : * @param[out] out
1672 : : * RQ Query Output
1673 : : * @param[in] outlen
1674 : : * RQ Query Output Length
1675 : : *
1676 : : * @return
1677 : : * 0 if Query successful, else non-zero return value from devx_obj_query API
1678 : : */
1679 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_rq)
1680 : : int
1681 : 0 : mlx5_devx_cmd_query_rq(struct mlx5_devx_obj *rq_obj, void *out, size_t outlen)
1682 : : {
1683 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
1684 : : int rc;
1685 : :
1686 : 0 : MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
1687 : 0 : MLX5_SET(query_rq_in, in, rqn, rq_obj->id);
1688 : 0 : rc = mlx5_glue->devx_obj_query(rq_obj->obj, in, sizeof(in), out, outlen);
1689 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
1690 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "RQ query", "rq_id", rq_obj->id);
1691 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
1692 : : }
1693 : : return 0;
1694 : : }
1695 : :
1696 : : /**
1697 : : * Create RMP using DevX API.
1698 : : *
1699 : : * @param[in] ctx
1700 : : * Context returned from mlx5 open_device() glue function.
1701 : : * @param [in] rmp_attr
1702 : : * Pointer to create RMP attributes structure.
1703 : : * @param [in] socket
1704 : : * CPU socket ID for allocations.
1705 : : *
1706 : : * @return
1707 : : * The DevX object created, NULL otherwise and rte_errno is set.
1708 : : */
1709 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_rmp)
1710 : : struct mlx5_devx_obj *
1711 : 0 : mlx5_devx_cmd_create_rmp(void *ctx,
1712 : : struct mlx5_devx_create_rmp_attr *rmp_attr,
1713 : : int socket)
1714 : : {
1715 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_rmp_in)] = {0};
1716 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_rmp_out)] = {0};
1717 : : void *rmp_ctx, *wq_ctx;
1718 : : struct mlx5_devx_wq_attr *wq_attr;
1719 : : struct mlx5_devx_obj *rmp = NULL;
1720 : :
1721 [ # # # # ]: 0 : rmp = mlx5_malloc_numa_tolerant(MLX5_MEM_ZERO, sizeof(*rmp), 0, socket);
1722 [ # # ]: 0 : if (!rmp) {
1723 : 0 : DRV_LOG(ERR, "Failed to allocate RMP data");
1724 : 0 : rte_errno = ENOMEM;
1725 : 0 : return NULL;
1726 : : }
1727 [ # # ]: 0 : MLX5_SET(create_rmp_in, in, opcode, MLX5_CMD_OP_CREATE_RMP);
1728 : : rmp_ctx = MLX5_ADDR_OF(create_rmp_in, in, ctx);
1729 [ # # ]: 0 : MLX5_SET(rmpc, rmp_ctx, state, rmp_attr->state);
1730 [ # # ]: 0 : MLX5_SET(rmpc, rmp_ctx, basic_cyclic_rcv_wqe,
1731 : : rmp_attr->basic_cyclic_rcv_wqe);
1732 : : wq_ctx = MLX5_ADDR_OF(rmpc, rmp_ctx, wq);
1733 : 0 : wq_attr = &rmp_attr->wq_attr;
1734 : 0 : devx_cmd_fill_wq_data(wq_ctx, wq_attr);
1735 : 0 : rmp->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
1736 : : sizeof(out));
1737 [ # # ]: 0 : if (!rmp->obj) {
1738 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create RMP", NULL, 0);
1739 : 0 : mlx5_free(rmp);
1740 : 0 : return NULL;
1741 : : }
1742 [ # # ]: 0 : rmp->id = MLX5_GET(create_rmp_out, out, rmpn);
1743 : 0 : return rmp;
1744 : : }
1745 : :
1746 : : /*
1747 : : * Create TIR using DevX API.
1748 : : *
1749 : : * @param[in] ctx
1750 : : * Context returned from mlx5 open_device() glue function.
1751 : : * @param [in] tir_attr
1752 : : * Pointer to TIR attributes structure.
1753 : : *
1754 : : * @return
1755 : : * The DevX object created, NULL otherwise and rte_errno is set.
1756 : : */
1757 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_tir)
1758 : : struct mlx5_devx_obj *
1759 : 0 : mlx5_devx_cmd_create_tir(void *ctx,
1760 : : struct mlx5_devx_tir_attr *tir_attr)
1761 : : {
1762 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_tir_in)] = {0};
1763 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_tir_out)] = {0};
1764 : : void *tir_ctx, *outer, *inner, *rss_key;
1765 : : struct mlx5_devx_obj *tir = NULL;
1766 : :
1767 : 0 : tir = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tir), 0, SOCKET_ID_ANY);
1768 [ # # ]: 0 : if (!tir) {
1769 : 0 : DRV_LOG(ERR, "Failed to allocate TIR data");
1770 : 0 : rte_errno = ENOMEM;
1771 : 0 : return NULL;
1772 : : }
1773 [ # # ]: 0 : MLX5_SET(create_tir_in, in, opcode, MLX5_CMD_OP_CREATE_TIR);
1774 : : tir_ctx = MLX5_ADDR_OF(create_tir_in, in, ctx);
1775 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, disp_type, tir_attr->disp_type);
1776 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1777 : : tir_attr->lro_timeout_period_usecs);
1778 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, lro_enable_mask, tir_attr->lro_enable_mask);
1779 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, lro_max_msg_sz, tir_attr->lro_max_msg_sz);
1780 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, inline_rqn, tir_attr->inline_rqn);
1781 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, rx_hash_symmetric, tir_attr->rx_hash_symmetric);
1782 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, tunneled_offload_en,
1783 : : tir_attr->tunneled_offload_en);
1784 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, indirect_table, tir_attr->indirect_table);
1785 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1786 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1787 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, transport_domain, tir_attr->transport_domain);
1788 : : rss_key = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_toeplitz_key);
1789 [ # # ]: 0 : memcpy(rss_key, tir_attr->rx_hash_toeplitz_key, MLX5_RSS_HASH_KEY_LEN);
1790 : : outer = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_outer);
1791 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1792 : : tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1793 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1794 : : tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1795 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, outer, selected_fields,
1796 : : tir_attr->rx_hash_field_selector_outer.selected_fields);
1797 : : inner = MLX5_ADDR_OF(tirc, tir_ctx, rx_hash_field_selector_inner);
1798 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1799 : : tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1800 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1801 : : tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1802 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, inner, selected_fields,
1803 : : tir_attr->rx_hash_field_selector_inner.selected_fields);
1804 : 0 : tir->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
1805 : : out, sizeof(out));
1806 [ # # ]: 0 : if (!tir->obj) {
1807 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create TIR", NULL, 0);
1808 : 0 : mlx5_free(tir);
1809 : 0 : return NULL;
1810 : : }
1811 [ # # ]: 0 : tir->id = MLX5_GET(create_tir_out, out, tirn);
1812 : 0 : return tir;
1813 : : }
1814 : :
1815 : : /**
1816 : : * Modify TIR using DevX API.
1817 : : *
1818 : : * @param[in] tir
1819 : : * Pointer to TIR DevX object structure.
1820 : : * @param [in] modify_tir_attr
1821 : : * Pointer to TIR modification attributes structure.
1822 : : *
1823 : : * @return
1824 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
1825 : : */
1826 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_modify_tir)
1827 : : int
1828 : 0 : mlx5_devx_cmd_modify_tir(struct mlx5_devx_obj *tir,
1829 : : struct mlx5_devx_modify_tir_attr *modify_tir_attr)
1830 : : {
1831 : : struct mlx5_devx_tir_attr *tir_attr = &modify_tir_attr->tir;
1832 : 0 : uint32_t in[MLX5_ST_SZ_DW(modify_tir_in)] = {0};
1833 : 0 : uint32_t out[MLX5_ST_SZ_DW(modify_tir_out)] = {0};
1834 : : void *tir_ctx;
1835 : : int ret;
1836 : :
1837 : 0 : MLX5_SET(modify_tir_in, in, opcode, MLX5_CMD_OP_MODIFY_TIR);
1838 : 0 : MLX5_SET(modify_tir_in, in, tirn, modify_tir_attr->tirn);
1839 [ # # ]: 0 : MLX5_SET64(modify_tir_in, in, modify_bitmask,
1840 : : modify_tir_attr->modify_bitmask);
1841 : : tir_ctx = MLX5_ADDR_OF(modify_rq_in, in, ctx);
1842 [ # # ]: 0 : if (modify_tir_attr->modify_bitmask &
1843 : : MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_LRO) {
1844 : 0 : MLX5_SET(tirc, tir_ctx, lro_timeout_period_usecs,
1845 : : tir_attr->lro_timeout_period_usecs);
1846 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, lro_enable_mask,
1847 : : tir_attr->lro_enable_mask);
1848 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, lro_max_msg_sz,
1849 : : tir_attr->lro_max_msg_sz);
1850 : : }
1851 [ # # ]: 0 : if (modify_tir_attr->modify_bitmask &
1852 : : MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_INDIRECT_TABLE)
1853 : 0 : MLX5_SET(tirc, tir_ctx, indirect_table,
1854 : : tir_attr->indirect_table);
1855 [ # # ]: 0 : if (modify_tir_attr->modify_bitmask &
1856 : : MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_HASH) {
1857 : : int i;
1858 : : void *outer, *inner;
1859 : :
1860 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, rx_hash_symmetric,
1861 : : tir_attr->rx_hash_symmetric);
1862 : 0 : MLX5_SET(tirc, tir_ctx, rx_hash_fn, tir_attr->rx_hash_fn);
1863 [ # # ]: 0 : for (i = 0; i < 10; i++) {
1864 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, rx_hash_toeplitz_key[i],
1865 : : tir_attr->rx_hash_toeplitz_key[i]);
1866 : : }
1867 : : outer = MLX5_ADDR_OF(tirc, tir_ctx,
1868 : : rx_hash_field_selector_outer);
1869 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, outer, l3_prot_type,
1870 : : tir_attr->rx_hash_field_selector_outer.l3_prot_type);
1871 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, outer, l4_prot_type,
1872 : : tir_attr->rx_hash_field_selector_outer.l4_prot_type);
1873 [ # # ]: 0 : MLX5_SET
1874 : : (rx_hash_field_select, outer, selected_fields,
1875 : : tir_attr->rx_hash_field_selector_outer.selected_fields);
1876 : : inner = MLX5_ADDR_OF(tirc, tir_ctx,
1877 : : rx_hash_field_selector_inner);
1878 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, inner, l3_prot_type,
1879 : : tir_attr->rx_hash_field_selector_inner.l3_prot_type);
1880 [ # # ]: 0 : MLX5_SET(rx_hash_field_select, inner, l4_prot_type,
1881 : : tir_attr->rx_hash_field_selector_inner.l4_prot_type);
1882 [ # # ]: 0 : MLX5_SET
1883 : : (rx_hash_field_select, inner, selected_fields,
1884 : : tir_attr->rx_hash_field_selector_inner.selected_fields);
1885 : : }
1886 [ # # ]: 0 : if (modify_tir_attr->modify_bitmask &
1887 : : MLX5_MODIFY_TIR_IN_MODIFY_BITMASK_SELF_LB_EN) {
1888 [ # # ]: 0 : MLX5_SET(tirc, tir_ctx, self_lb_block, tir_attr->self_lb_block);
1889 : : }
1890 : 0 : ret = mlx5_glue->devx_obj_modify(tir->obj, in, sizeof(in),
1891 : : out, sizeof(out));
1892 [ # # ]: 0 : if (ret) {
1893 : 0 : DRV_LOG(ERR, "Failed to modify TIR using DevX");
1894 : 0 : rte_errno = errno;
1895 : 0 : return -errno;
1896 : : }
1897 : : return ret;
1898 : : }
1899 : :
1900 : : /**
1901 : : * Create RQT using DevX API.
1902 : : *
1903 : : * @param[in] ctx
1904 : : * Context returned from mlx5 open_device() glue function.
1905 : : * @param [in] rqt_attr
1906 : : * Pointer to RQT attributes structure.
1907 : : *
1908 : : * @return
1909 : : * The DevX object created, NULL otherwise and rte_errno is set.
1910 : : */
1911 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_rqt)
1912 : : struct mlx5_devx_obj *
1913 : 0 : mlx5_devx_cmd_create_rqt(void *ctx,
1914 : : struct mlx5_devx_rqt_attr *rqt_attr)
1915 : : {
1916 : : uint32_t *in = NULL;
1917 : 0 : uint32_t inlen = MLX5_ST_SZ_BYTES(create_rqt_in) +
1918 : 0 : rqt_attr->rqt_actual_size * sizeof(uint32_t);
1919 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_rqt_out)] = {0};
1920 : : void *rqt_ctx;
1921 : : struct mlx5_devx_obj *rqt = NULL;
1922 : : unsigned int i;
1923 : :
1924 : 0 : in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1925 [ # # ]: 0 : if (!in) {
1926 : 0 : DRV_LOG(ERR, "Failed to allocate RQT IN data");
1927 : 0 : rte_errno = ENOMEM;
1928 : 0 : return NULL;
1929 : : }
1930 : 0 : rqt = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*rqt), 0, SOCKET_ID_ANY);
1931 [ # # ]: 0 : if (!rqt) {
1932 : 0 : DRV_LOG(ERR, "Failed to allocate RQT data");
1933 : 0 : rte_errno = ENOMEM;
1934 : 0 : mlx5_free(in);
1935 : 0 : return NULL;
1936 : : }
1937 [ # # ]: 0 : MLX5_SET(create_rqt_in, in, opcode, MLX5_CMD_OP_CREATE_RQT);
1938 : 0 : rqt_ctx = MLX5_ADDR_OF(create_rqt_in, in, rqt_context);
1939 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1940 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, rqt_max_size, rqt_attr->rqt_max_size);
1941 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1942 [ # # ]: 0 : for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1943 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1944 : 0 : rqt->obj = mlx5_glue->devx_obj_create(ctx, in, inlen, out, sizeof(out));
1945 : 0 : mlx5_free(in);
1946 [ # # ]: 0 : if (!rqt->obj) {
1947 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create RQT", NULL, 0);
1948 : 0 : mlx5_free(rqt);
1949 : 0 : return NULL;
1950 : : }
1951 [ # # ]: 0 : rqt->id = MLX5_GET(create_rqt_out, out, rqtn);
1952 : 0 : return rqt;
1953 : : }
1954 : :
1955 : : /**
1956 : : * Modify RQT using DevX API.
1957 : : *
1958 : : * @param[in] rqt
1959 : : * Pointer to RQT DevX object structure.
1960 : : * @param [in] rqt_attr
1961 : : * Pointer to RQT attributes structure.
1962 : : *
1963 : : * @return
1964 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
1965 : : */
1966 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_modify_rqt)
1967 : : int
1968 : 0 : mlx5_devx_cmd_modify_rqt(struct mlx5_devx_obj *rqt,
1969 : : struct mlx5_devx_rqt_attr *rqt_attr)
1970 : : {
1971 : 0 : uint32_t inlen = MLX5_ST_SZ_BYTES(modify_rqt_in) +
1972 : 0 : rqt_attr->rqt_actual_size * sizeof(uint32_t);
1973 : 0 : uint32_t out[MLX5_ST_SZ_DW(modify_rqt_out)] = {0};
1974 : 0 : uint32_t *in = mlx5_malloc(MLX5_MEM_ZERO, inlen, 0, SOCKET_ID_ANY);
1975 : : void *rqt_ctx;
1976 : : unsigned int i;
1977 : : int ret;
1978 : :
1979 [ # # ]: 0 : if (!in) {
1980 : 0 : DRV_LOG(ERR, "Failed to allocate RQT modify IN data.");
1981 : 0 : rte_errno = ENOMEM;
1982 : 0 : return -ENOMEM;
1983 : : }
1984 [ # # ]: 0 : MLX5_SET(modify_rqt_in, in, opcode, MLX5_CMD_OP_MODIFY_RQT);
1985 [ # # ]: 0 : MLX5_SET(modify_rqt_in, in, rqtn, rqt->id);
1986 : 0 : MLX5_SET64(modify_rqt_in, in, modify_bitmask, 0x1);
1987 : 0 : rqt_ctx = MLX5_ADDR_OF(modify_rqt_in, in, rqt_context);
1988 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, list_q_type, rqt_attr->rq_type);
1989 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, rqt_actual_size, rqt_attr->rqt_actual_size);
1990 [ # # ]: 0 : for (i = 0; i < rqt_attr->rqt_actual_size; i++)
1991 [ # # ]: 0 : MLX5_SET(rqtc, rqt_ctx, rq_num[i], rqt_attr->rq_list[i]);
1992 : 0 : ret = mlx5_glue->devx_obj_modify(rqt->obj, in, inlen, out, sizeof(out));
1993 : 0 : mlx5_free(in);
1994 [ # # ]: 0 : if (ret) {
1995 : 0 : DRV_LOG(ERR, "Failed to modify RQT using DevX.");
1996 : 0 : rte_errno = errno;
1997 : 0 : return -rte_errno;
1998 : : }
1999 : : return ret;
2000 : : }
2001 : :
2002 : : /**
2003 : : * Create SQ using DevX API.
2004 : : *
2005 : : * @param[in] ctx
2006 : : * Context returned from mlx5 open_device() glue function.
2007 : : * @param [in] sq_attr
2008 : : * Pointer to SQ attributes structure.
2009 : : * @param [in] socket
2010 : : * CPU socket ID for allocations.
2011 : : *
2012 : : * @return
2013 : : * The DevX object created, NULL otherwise and rte_errno is set.
2014 : : **/
2015 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_sq)
2016 : : struct mlx5_devx_obj *
2017 : 0 : mlx5_devx_cmd_create_sq(void *ctx,
2018 : : struct mlx5_devx_create_sq_attr *sq_attr)
2019 : : {
2020 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_sq_in)] = {0};
2021 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_sq_out)] = {0};
2022 : : void *sq_ctx;
2023 : : void *wq_ctx;
2024 : : struct mlx5_devx_wq_attr *wq_attr;
2025 : : struct mlx5_devx_obj *sq = NULL;
2026 : :
2027 : 0 : sq = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*sq), 0, SOCKET_ID_ANY);
2028 [ # # ]: 0 : if (!sq) {
2029 : 0 : DRV_LOG(ERR, "Failed to allocate SQ data");
2030 : 0 : rte_errno = ENOMEM;
2031 : 0 : return NULL;
2032 : : }
2033 [ # # ]: 0 : MLX5_SET(create_sq_in, in, opcode, MLX5_CMD_OP_CREATE_SQ);
2034 : : sq_ctx = MLX5_ADDR_OF(create_sq_in, in, ctx);
2035 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, rlky, sq_attr->rlky);
2036 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, cd_master, sq_attr->cd_master);
2037 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, fre, sq_attr->fre);
2038 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, flush_in_error_en, sq_attr->flush_in_error_en);
2039 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, allow_multi_pkt_send_wqe,
2040 : : sq_attr->allow_multi_pkt_send_wqe);
2041 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, min_wqe_inline_mode,
2042 : : sq_attr->min_wqe_inline_mode);
2043 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
2044 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, reg_umr, sq_attr->reg_umr);
2045 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, allow_swp, sq_attr->allow_swp);
2046 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, hairpin, sq_attr->hairpin);
2047 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, non_wire, sq_attr->non_wire);
2048 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, static_sq_wq, sq_attr->static_sq_wq);
2049 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, hairpin_wq_buffer_type, sq_attr->hairpin_wq_buffer_type);
2050 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, user_index, sq_attr->user_index);
2051 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, cqn, sq_attr->cqn);
2052 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, packet_pacing_rate_limit_index,
2053 : : sq_attr->packet_pacing_rate_limit_index);
2054 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, tis_lst_sz, sq_attr->tis_lst_sz);
2055 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, tis_num_0, sq_attr->tis_num);
2056 [ # # ]: 0 : MLX5_SET(sqc, sq_ctx, ts_format, sq_attr->ts_format);
2057 : : wq_ctx = MLX5_ADDR_OF(sqc, sq_ctx, wq);
2058 : 0 : wq_attr = &sq_attr->wq_attr;
2059 : 0 : devx_cmd_fill_wq_data(wq_ctx, wq_attr);
2060 : 0 : sq->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2061 : : out, sizeof(out));
2062 [ # # ]: 0 : if (!sq->obj) {
2063 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create SQ", NULL, 0);
2064 : 0 : mlx5_free(sq);
2065 : 0 : return NULL;
2066 : : }
2067 [ # # ]: 0 : sq->id = MLX5_GET(create_sq_out, out, sqn);
2068 : 0 : return sq;
2069 : : }
2070 : :
2071 : : /**
2072 : : * Modify SQ using DevX API.
2073 : : *
2074 : : * @param[in] sq
2075 : : * Pointer to SQ object structure.
2076 : : * @param [in] sq_attr
2077 : : * Pointer to SQ attributes structure.
2078 : : *
2079 : : * @return
2080 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
2081 : : */
2082 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_modify_sq)
2083 : : int
2084 : 0 : mlx5_devx_cmd_modify_sq(struct mlx5_devx_obj *sq,
2085 : : struct mlx5_devx_modify_sq_attr *sq_attr)
2086 : : {
2087 : 0 : uint32_t in[MLX5_ST_SZ_DW(modify_sq_in)] = {0};
2088 : 0 : uint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};
2089 : : void *sq_ctx;
2090 : : int ret;
2091 : :
2092 : 0 : MLX5_SET(modify_sq_in, in, opcode, MLX5_CMD_OP_MODIFY_SQ);
2093 : 0 : MLX5_SET(modify_sq_in, in, sq_state, sq_attr->sq_state);
2094 [ # # ]: 0 : MLX5_SET(modify_sq_in, in, sqn, sq->id);
2095 : : sq_ctx = MLX5_ADDR_OF(modify_sq_in, in, ctx);
2096 : 0 : MLX5_SET(sqc, sq_ctx, state, sq_attr->state);
2097 : 0 : MLX5_SET(sqc, sq_ctx, hairpin_peer_rq, sq_attr->hairpin_peer_rq);
2098 : 0 : MLX5_SET(sqc, sq_ctx, hairpin_peer_vhca, sq_attr->hairpin_peer_vhca);
2099 : 0 : ret = mlx5_glue->devx_obj_modify(sq->obj, in, sizeof(in),
2100 : : out, sizeof(out));
2101 [ # # ]: 0 : if (ret) {
2102 : 0 : DRV_LOG(ERR, "Failed to modify SQ using DevX");
2103 : 0 : rte_errno = errno;
2104 : 0 : return -rte_errno;
2105 : : }
2106 : : return ret;
2107 : : }
2108 : :
2109 : : /*
2110 : : * Query SQ using DevX API.
2111 : : *
2112 : : * @param[in] sq_obj
2113 : : * SQ Devx Object
2114 : : * @param[out] out
2115 : : * SQ Query Output
2116 : : * @param[in] outlen
2117 : : * SQ Query Output Length
2118 : : *
2119 : : * @return
2120 : : * 0 if Query successful, else non-zero return value from devx_obj_query API
2121 : : */
2122 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_sq)
2123 : : int
2124 : 0 : mlx5_devx_cmd_query_sq(struct mlx5_devx_obj *sq_obj, void *out, size_t outlen)
2125 : : {
2126 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_sq_in)] = {0};
2127 : : int rc;
2128 : :
2129 : 0 : MLX5_SET(query_sq_in, in, opcode, MLX5_CMD_OP_QUERY_SQ);
2130 : 0 : MLX5_SET(query_sq_in, in, sqn, sq_obj->id);
2131 : 0 : rc = mlx5_glue->devx_obj_query(sq_obj->obj, in, sizeof(in), out, outlen);
2132 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
2133 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "SQ query", "sq_id", sq_obj->id);
2134 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
2135 : : }
2136 : : return 0;
2137 : : }
2138 : :
2139 : : /**
2140 : : * Create TIS using DevX API.
2141 : : *
2142 : : * @param[in] ctx
2143 : : * Context returned from mlx5 open_device() glue function.
2144 : : * @param [in] tis_attr
2145 : : * Pointer to TIS attributes structure.
2146 : : *
2147 : : * @return
2148 : : * The DevX object created, NULL otherwise and rte_errno is set.
2149 : : */
2150 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_tis)
2151 : : struct mlx5_devx_obj *
2152 : 0 : mlx5_devx_cmd_create_tis(void *ctx,
2153 : : struct mlx5_devx_tis_attr *tis_attr)
2154 : : {
2155 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_tis_in)] = {0};
2156 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_tis_out)] = {0};
2157 : : struct mlx5_devx_obj *tis = NULL;
2158 : : void *tis_ctx;
2159 : :
2160 : 0 : tis = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*tis), 0, SOCKET_ID_ANY);
2161 [ # # ]: 0 : if (!tis) {
2162 : 0 : DRV_LOG(ERR, "Failed to allocate TIS object");
2163 : 0 : rte_errno = ENOMEM;
2164 : 0 : return NULL;
2165 : : }
2166 [ # # ]: 0 : MLX5_SET(create_tis_in, in, opcode, MLX5_CMD_OP_CREATE_TIS);
2167 : : tis_ctx = MLX5_ADDR_OF(create_tis_in, in, ctx);
2168 [ # # ]: 0 : MLX5_SET(tisc, tis_ctx, strict_lag_tx_port_affinity,
2169 : : tis_attr->strict_lag_tx_port_affinity);
2170 [ # # ]: 0 : MLX5_SET(tisc, tis_ctx, lag_tx_port_affinity,
2171 : : tis_attr->lag_tx_port_affinity);
2172 [ # # ]: 0 : MLX5_SET(tisc, tis_ctx, prio, tis_attr->prio);
2173 [ # # ]: 0 : MLX5_SET(tisc, tis_ctx, transport_domain,
2174 : : tis_attr->transport_domain);
2175 : 0 : tis->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2176 : : out, sizeof(out));
2177 [ # # ]: 0 : if (!tis->obj) {
2178 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
2179 : 0 : mlx5_free(tis);
2180 : 0 : return NULL;
2181 : : }
2182 [ # # ]: 0 : tis->id = MLX5_GET(create_tis_out, out, tisn);
2183 : 0 : return tis;
2184 : : }
2185 : :
2186 : : /**
2187 : : * Create transport domain using DevX API.
2188 : : *
2189 : : * @param[in] ctx
2190 : : * Context returned from mlx5 open_device() glue function.
2191 : : * @return
2192 : : * The DevX object created, NULL otherwise and rte_errno is set.
2193 : : */
2194 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_td)
2195 : : struct mlx5_devx_obj *
2196 : 0 : mlx5_devx_cmd_create_td(void *ctx)
2197 : : {
2198 : 0 : uint32_t in[MLX5_ST_SZ_DW(alloc_transport_domain_in)] = {0};
2199 : 0 : uint32_t out[MLX5_ST_SZ_DW(alloc_transport_domain_out)] = {0};
2200 : : struct mlx5_devx_obj *td = NULL;
2201 : :
2202 : 0 : td = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*td), 0, SOCKET_ID_ANY);
2203 [ # # ]: 0 : if (!td) {
2204 : 0 : DRV_LOG(ERR, "Failed to allocate TD object");
2205 : 0 : rte_errno = ENOMEM;
2206 : 0 : return NULL;
2207 : : }
2208 [ # # ]: 0 : MLX5_SET(alloc_transport_domain_in, in, opcode,
2209 : : MLX5_CMD_OP_ALLOC_TRANSPORT_DOMAIN);
2210 : 0 : td->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2211 : : out, sizeof(out));
2212 [ # # ]: 0 : if (!td->obj) {
2213 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create TIS", NULL, 0);
2214 : 0 : mlx5_free(td);
2215 : 0 : return NULL;
2216 : : }
2217 [ # # ]: 0 : td->id = MLX5_GET(alloc_transport_domain_out, out,
2218 : : transport_domain);
2219 : 0 : return td;
2220 : : }
2221 : :
2222 : : /**
2223 : : * Dump all flows to file.
2224 : : *
2225 : : * @param[in] fdb_domain
2226 : : * FDB domain.
2227 : : * @param[in] rx_domain
2228 : : * RX domain.
2229 : : * @param[in] tx_domain
2230 : : * TX domain.
2231 : : * @param[out] file
2232 : : * Pointer to file stream.
2233 : : *
2234 : : * @return
2235 : : * 0 on success, a negative value otherwise.
2236 : : */
2237 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_flow_dump)
2238 : : int
2239 : 0 : mlx5_devx_cmd_flow_dump(void *fdb_domain __rte_unused,
2240 : : void *rx_domain __rte_unused,
2241 : : void *tx_domain __rte_unused, FILE *file __rte_unused)
2242 : : {
2243 : : int ret = 0;
2244 : :
2245 : : #ifdef HAVE_MLX5_DR_FLOW_DUMP
2246 [ # # ]: 0 : if (fdb_domain) {
2247 : 0 : ret = mlx5_glue->dr_dump_domain(file, fdb_domain);
2248 [ # # ]: 0 : if (ret)
2249 : : return ret;
2250 : : }
2251 : : MLX5_ASSERT(rx_domain);
2252 : 0 : ret = mlx5_glue->dr_dump_domain(file, rx_domain);
2253 [ # # ]: 0 : if (ret)
2254 : : return ret;
2255 : : MLX5_ASSERT(tx_domain);
2256 : 0 : ret = mlx5_glue->dr_dump_domain(file, tx_domain);
2257 : : #else
2258 : : ret = ENOTSUP;
2259 : : #endif
2260 : 0 : return -ret;
2261 : : }
2262 : :
2263 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_flow_single_dump)
2264 : : int
2265 : 0 : mlx5_devx_cmd_flow_single_dump(void *rule_info __rte_unused,
2266 : : FILE *file __rte_unused)
2267 : : {
2268 : : int ret = 0;
2269 : : #ifdef HAVE_MLX5_DR_FLOW_DUMP_RULE
2270 [ # # ]: 0 : if (rule_info)
2271 : 0 : ret = mlx5_glue->dr_dump_rule(file, rule_info);
2272 : : #else
2273 : : ret = ENOTSUP;
2274 : : #endif
2275 : 0 : return -ret;
2276 : : }
2277 : :
2278 : : /*
2279 : : * Create CQ using DevX API.
2280 : : *
2281 : : * @param[in] ctx
2282 : : * Context returned from mlx5 open_device() glue function.
2283 : : * @param [in] attr
2284 : : * Pointer to CQ attributes structure.
2285 : : *
2286 : : * @return
2287 : : * The DevX object created, NULL otherwise and rte_errno is set.
2288 : : */
2289 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_cq)
2290 : : struct mlx5_devx_obj *
2291 : 0 : mlx5_devx_cmd_create_cq(void *ctx, struct mlx5_devx_cq_attr *attr)
2292 : : {
2293 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_cq_in)] = {0};
2294 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_cq_out)] = {0};
2295 : 0 : struct mlx5_devx_obj *cq_obj = mlx5_malloc(MLX5_MEM_ZERO,
2296 : : sizeof(*cq_obj),
2297 : : 0, SOCKET_ID_ANY);
2298 : : void *cqctx = MLX5_ADDR_OF(create_cq_in, in, cq_context);
2299 : :
2300 [ # # ]: 0 : if (!cq_obj) {
2301 : 0 : DRV_LOG(ERR, "Failed to allocate CQ object memory.");
2302 : 0 : rte_errno = ENOMEM;
2303 : 0 : return NULL;
2304 : : }
2305 [ # # ]: 0 : MLX5_SET(create_cq_in, in, opcode, MLX5_CMD_OP_CREATE_CQ);
2306 [ # # ]: 0 : if (attr->db_umem_valid) {
2307 [ # # ]: 0 : MLX5_SET(cqc, cqctx, dbr_umem_valid, attr->db_umem_valid);
2308 [ # # ]: 0 : MLX5_SET(cqc, cqctx, dbr_umem_id, attr->db_umem_id);
2309 [ # # ]: 0 : MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_umem_offset);
2310 : : } else {
2311 [ # # ]: 0 : MLX5_SET64(cqc, cqctx, dbr_addr, attr->db_addr);
2312 : : }
2313 [ # # ]: 0 : MLX5_SET(cqc, cqctx, cqe_sz, (RTE_CACHE_LINE_SIZE == 128) ?
2314 : : MLX5_CQE_SIZE_128B : MLX5_CQE_SIZE_64B);
2315 [ # # ]: 0 : MLX5_SET(cqc, cqctx, cc, attr->use_first_only);
2316 [ # # ]: 0 : MLX5_SET(cqc, cqctx, oi, attr->overrun_ignore);
2317 [ # # ]: 0 : MLX5_SET(cqc, cqctx, log_cq_size, attr->log_cq_size);
2318 [ # # ]: 0 : if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2319 [ # # ]: 0 : MLX5_SET(cqc, cqctx, log_page_size,
2320 : : attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2321 [ # # ]: 0 : MLX5_SET(cqc, cqctx, c_eqn, attr->eqn);
2322 [ # # ]: 0 : MLX5_SET(cqc, cqctx, uar_page, attr->uar_page_id);
2323 [ # # ]: 0 : MLX5_SET(cqc, cqctx, cqe_comp_en, !!attr->cqe_comp_en);
2324 [ # # ]: 0 : MLX5_SET(cqc, cqctx, cqe_comp_layout, !!attr->cqe_comp_layout);
2325 [ # # ]: 0 : MLX5_SET(cqc, cqctx, mini_cqe_res_format, attr->mini_cqe_res_format);
2326 [ # # ]: 0 : MLX5_SET(cqc, cqctx, mini_cqe_res_format_ext,
2327 : : attr->mini_cqe_res_format_ext);
2328 [ # # ]: 0 : if (attr->q_umem_valid) {
2329 [ # # ]: 0 : MLX5_SET(create_cq_in, in, cq_umem_valid, attr->q_umem_valid);
2330 [ # # ]: 0 : MLX5_SET(create_cq_in, in, cq_umem_id, attr->q_umem_id);
2331 [ # # ]: 0 : MLX5_SET64(create_cq_in, in, cq_umem_offset,
2332 : : attr->q_umem_offset);
2333 : : }
2334 : 0 : cq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2335 : : sizeof(out));
2336 [ # # ]: 0 : if (!cq_obj->obj) {
2337 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create CQ", NULL, 0);
2338 : 0 : mlx5_free(cq_obj);
2339 : 0 : return NULL;
2340 : : }
2341 [ # # ]: 0 : cq_obj->id = MLX5_GET(create_cq_out, out, cqn);
2342 : 0 : return cq_obj;
2343 : : }
2344 : :
2345 : : /*
2346 : : * Query CQ using DevX API.
2347 : : *
2348 : : * @param[in] cq_obj
2349 : : * CQ Devx Object
2350 : : * @param[out] out
2351 : : * CQ Query Output
2352 : : * @param[in] outlen
2353 : : * CQ Query Output Length
2354 : : *
2355 : : * @return
2356 : : * 0 if Query successful, else non-zero return value from devx_obj_query API
2357 : : */
2358 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_cq)
2359 : : int
2360 : 0 : mlx5_devx_cmd_query_cq(struct mlx5_devx_obj *cq_obj, void *out, size_t outlen)
2361 : : {
2362 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_cq_in)] = {0};
2363 : : int rc;
2364 : :
2365 : 0 : MLX5_SET(query_cq_in, in, opcode, MLX5_CMD_OP_QUERY_CQ);
2366 : 0 : MLX5_SET(query_cq_in, in, cqn, cq_obj->id);
2367 : 0 : rc = mlx5_glue->devx_obj_query(cq_obj->obj, in, sizeof(in), out, outlen);
2368 [ # # # # : 0 : if (rc || MLX5_FW_STATUS(out)) {
# # # # ]
2369 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "CQ query", "cq_id", cq_obj->id);
2370 [ # # ]: 0 : return MLX5_DEVX_ERR_RC(rc);
2371 : : }
2372 : : return 0;
2373 : : }
2374 : :
2375 : : /**
2376 : : * Create VIRTQ using DevX API.
2377 : : *
2378 : : * @param[in] ctx
2379 : : * Context returned from mlx5 open_device() glue function.
2380 : : * @param [in] attr
2381 : : * Pointer to VIRTQ attributes structure.
2382 : : *
2383 : : * @return
2384 : : * The DevX object created, NULL otherwise and rte_errno is set.
2385 : : */
2386 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_virtq)
2387 : : struct mlx5_devx_obj *
2388 : 0 : mlx5_devx_cmd_create_virtq(void *ctx,
2389 : : struct mlx5_devx_virtq_attr *attr)
2390 : : {
2391 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
2392 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2393 : 0 : struct mlx5_devx_obj *virtq_obj = mlx5_malloc(MLX5_MEM_ZERO,
2394 : : sizeof(*virtq_obj),
2395 : : 0, SOCKET_ID_ANY);
2396 : : void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
2397 : : void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
2398 : : void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
2399 : :
2400 [ # # ]: 0 : if (!virtq_obj) {
2401 : 0 : DRV_LOG(ERR, "Failed to allocate virtq data.");
2402 : 0 : rte_errno = ENOMEM;
2403 : 0 : return NULL;
2404 : : }
2405 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2406 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2407 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2408 : : MLX5_GENERAL_OBJ_TYPE_VIRTQ);
2409 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, hw_available_index,
2410 : : attr->hw_available_index);
2411 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, hw_used_index, attr->hw_used_index);
2412 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
2413 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
2414 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
2415 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
2416 [ # # ]: 0 : MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
2417 : : attr->virtio_version_1_0);
2418 [ # # ]: 0 : MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
2419 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
2420 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
2421 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
2422 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, available_addr, attr->available_addr);
2423 [ # # ]: 0 : MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
2424 [ # # ]: 0 : MLX5_SET16(virtio_q, virtctx, queue_size, attr->q_size);
2425 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
2426 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, umem_1_id, attr->umems[0].id);
2427 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, umem_1_size, attr->umems[0].size);
2428 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, umem_1_offset, attr->umems[0].offset);
2429 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, umem_2_id, attr->umems[1].id);
2430 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, umem_2_size, attr->umems[1].size);
2431 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, umem_2_offset, attr->umems[1].offset);
2432 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, umem_3_id, attr->umems[2].id);
2433 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, umem_3_size, attr->umems[2].size);
2434 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, umem_3_offset, attr->umems[2].offset);
2435 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, counter_set_id, attr->counters_obj_id);
2436 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, pd, attr->pd);
2437 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, queue_period_mode, attr->hw_latency_mode);
2438 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, queue_period_us, attr->hw_max_latency_us);
2439 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, queue_max_count, attr->hw_max_pending_comp);
2440 [ # # ]: 0 : MLX5_SET(virtio_net_q, virtq, tisn_or_qpn, attr->tis_id);
2441 : 0 : virtq_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2442 : : sizeof(out));
2443 [ # # ]: 0 : if (!virtq_obj->obj) {
2444 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create VIRTQ", NULL, 0);
2445 : 0 : mlx5_free(virtq_obj);
2446 : 0 : return NULL;
2447 : : }
2448 [ # # ]: 0 : virtq_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2449 : 0 : return virtq_obj;
2450 : : }
2451 : :
2452 : : /**
2453 : : * Modify VIRTQ using DevX API.
2454 : : *
2455 : : * @param[in] virtq_obj
2456 : : * Pointer to virtq object structure.
2457 : : * @param [in] attr
2458 : : * Pointer to modify virtq attributes structure.
2459 : : *
2460 : : * @return
2461 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
2462 : : */
2463 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_modify_virtq)
2464 : : int
2465 : 0 : mlx5_devx_cmd_modify_virtq(struct mlx5_devx_obj *virtq_obj,
2466 : : struct mlx5_devx_virtq_attr *attr)
2467 : : {
2468 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_virtq_in)] = {0};
2469 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2470 : : void *virtq = MLX5_ADDR_OF(create_virtq_in, in, virtq);
2471 : : void *hdr = MLX5_ADDR_OF(create_virtq_in, in, hdr);
2472 : : void *virtctx = MLX5_ADDR_OF(virtio_net_q, virtq, virtio_q_context);
2473 : : int ret;
2474 : :
2475 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2476 : : MLX5_CMD_OP_MODIFY_GENERAL_OBJECT);
2477 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2478 : : MLX5_GENERAL_OBJ_TYPE_VIRTQ);
2479 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
2480 [ # # ]: 0 : MLX5_SET64(virtio_net_q, virtq, modify_field_select,
2481 : : attr->mod_fields_bitmap);
2482 : 0 : MLX5_SET16(virtio_q, virtctx, queue_index, attr->queue_index);
2483 [ # # ]: 0 : if (!attr->mod_fields_bitmap) {
2484 : 0 : DRV_LOG(ERR, "Failed to modify VIRTQ for no type set.");
2485 : 0 : rte_errno = EINVAL;
2486 : 0 : return -rte_errno;
2487 : : }
2488 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_STATE)
2489 : 0 : MLX5_SET16(virtio_net_q, virtq, state, attr->state);
2490 [ # # ]: 0 : if (attr->mod_fields_bitmap &
2491 : : MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_PARAMS) {
2492 : 0 : MLX5_SET(virtio_net_q, virtq, dirty_bitmap_mkey,
2493 : : attr->dirty_bitmap_mkey);
2494 [ # # ]: 0 : MLX5_SET64(virtio_net_q, virtq, dirty_bitmap_addr,
2495 : : attr->dirty_bitmap_addr);
2496 : 0 : MLX5_SET(virtio_net_q, virtq, dirty_bitmap_size,
2497 : : attr->dirty_bitmap_size);
2498 : : }
2499 [ # # ]: 0 : if (attr->mod_fields_bitmap &
2500 : : MLX5_VIRTQ_MODIFY_TYPE_DIRTY_BITMAP_DUMP_ENABLE)
2501 [ # # ]: 0 : MLX5_SET(virtio_net_q, virtq, dirty_bitmap_dump_enable,
2502 : : attr->dirty_bitmap_dump_enable);
2503 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_QUEUE_PERIOD) {
2504 : 0 : MLX5_SET(virtio_q, virtctx, queue_period_mode,
2505 : : attr->hw_latency_mode);
2506 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, queue_period_us,
2507 : : attr->hw_max_latency_us);
2508 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, queue_max_count,
2509 : : attr->hw_max_pending_comp);
2510 : : }
2511 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_ADDR) {
2512 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, desc_addr, attr->desc_addr);
2513 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, used_addr, attr->used_addr);
2514 [ # # ]: 0 : MLX5_SET64(virtio_q, virtctx, available_addr,
2515 : : attr->available_addr);
2516 : : }
2517 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_AVAILABLE_INDEX)
2518 : 0 : MLX5_SET16(virtio_net_q, virtq, hw_available_index,
2519 : : attr->hw_available_index);
2520 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_HW_USED_INDEX)
2521 : 0 : MLX5_SET16(virtio_net_q, virtq, hw_used_index,
2522 : : attr->hw_used_index);
2523 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_TYPE)
2524 : 0 : MLX5_SET16(virtio_q, virtctx, virtio_q_type, attr->q_type);
2525 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_VERSION_1_0)
2526 : 0 : MLX5_SET16(virtio_q, virtctx, virtio_version_1_0,
2527 : : attr->virtio_version_1_0);
2528 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_Q_MKEY)
2529 : 0 : MLX5_SET(virtio_q, virtctx, virtio_q_mkey, attr->mkey);
2530 [ # # ]: 0 : if (attr->mod_fields_bitmap &
2531 : : MLX5_VIRTQ_MODIFY_TYPE_QUEUE_FEATURE_BIT_MASK) {
2532 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, tso_ipv4, attr->tso_ipv4);
2533 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, tso_ipv6, attr->tso_ipv6);
2534 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, tx_csum, attr->tx_csum);
2535 [ # # ]: 0 : MLX5_SET16(virtio_net_q, virtq, rx_csum, attr->rx_csum);
2536 : : }
2537 [ # # ]: 0 : if (attr->mod_fields_bitmap & MLX5_VIRTQ_MODIFY_TYPE_EVENT_MODE) {
2538 [ # # ]: 0 : MLX5_SET16(virtio_q, virtctx, event_mode, attr->event_mode);
2539 [ # # ]: 0 : MLX5_SET(virtio_q, virtctx, event_qpn_or_msix, attr->qp_id);
2540 : : }
2541 : 0 : ret = mlx5_glue->devx_obj_modify(virtq_obj->obj, in, sizeof(in),
2542 : : out, sizeof(out));
2543 [ # # ]: 0 : if (ret) {
2544 : 0 : DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
2545 : 0 : rte_errno = errno;
2546 : 0 : return -rte_errno;
2547 : : }
2548 : : return ret;
2549 : : }
2550 : :
2551 : : /**
2552 : : * Query VIRTQ using DevX API.
2553 : : *
2554 : : * @param[in] virtq_obj
2555 : : * Pointer to virtq object structure.
2556 : : * @param [in/out] attr
2557 : : * Pointer to virtq attributes structure.
2558 : : *
2559 : : * @return
2560 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
2561 : : */
2562 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_virtq)
2563 : : int
2564 : 0 : mlx5_devx_cmd_query_virtq(struct mlx5_devx_obj *virtq_obj,
2565 : : struct mlx5_devx_virtq_attr *attr)
2566 : : {
2567 : 0 : uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2568 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_virtq_out)] = {0};
2569 : : void *hdr = MLX5_ADDR_OF(query_virtq_out, in, hdr);
2570 : : void *virtq = MLX5_ADDR_OF(query_virtq_out, out, virtq);
2571 : : int ret;
2572 : :
2573 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2574 : : MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2575 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2576 : : MLX5_GENERAL_OBJ_TYPE_VIRTQ);
2577 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, virtq_obj->id);
2578 : 0 : ret = mlx5_glue->devx_obj_query(virtq_obj->obj, in, sizeof(in),
2579 : : out, sizeof(out));
2580 [ # # ]: 0 : if (ret) {
2581 : 0 : DRV_LOG(ERR, "Failed to modify VIRTQ using DevX.");
2582 : 0 : rte_errno = errno;
2583 : 0 : return -errno;
2584 : : }
2585 [ # # ]: 0 : attr->hw_available_index = MLX5_GET16(virtio_net_q, virtq,
2586 : : hw_available_index);
2587 [ # # ]: 0 : attr->hw_used_index = MLX5_GET16(virtio_net_q, virtq, hw_used_index);
2588 [ # # ]: 0 : attr->state = MLX5_GET16(virtio_net_q, virtq, state);
2589 [ # # ]: 0 : attr->error_type = MLX5_GET16(virtio_net_q, virtq,
2590 : : virtio_q_context.error_type);
2591 : 0 : return ret;
2592 : : }
2593 : :
2594 : : /**
2595 : : * Create QP using DevX API.
2596 : : *
2597 : : * @param[in] ctx
2598 : : * Context returned from mlx5 open_device() glue function.
2599 : : * @param [in] attr
2600 : : * Pointer to QP attributes structure.
2601 : : *
2602 : : * @return
2603 : : * The DevX object created, NULL otherwise and rte_errno is set.
2604 : : */
2605 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_qp)
2606 : : struct mlx5_devx_obj *
2607 : 0 : mlx5_devx_cmd_create_qp(void *ctx,
2608 : : struct mlx5_devx_qp_attr *attr)
2609 : : {
2610 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_qp_in)] = {0};
2611 : 0 : uint32_t out[MLX5_ST_SZ_DW(create_qp_out)] = {0};
2612 : 0 : struct mlx5_devx_obj *qp_obj = mlx5_malloc(MLX5_MEM_ZERO,
2613 : : sizeof(*qp_obj),
2614 : : 0, SOCKET_ID_ANY);
2615 : : void *qpc = MLX5_ADDR_OF(create_qp_in, in, qpc);
2616 : :
2617 [ # # ]: 0 : if (!qp_obj) {
2618 : 0 : DRV_LOG(ERR, "Failed to allocate QP data.");
2619 : 0 : rte_errno = ENOMEM;
2620 : 0 : return NULL;
2621 : : }
2622 [ # # ]: 0 : MLX5_SET(create_qp_in, in, opcode, MLX5_CMD_OP_CREATE_QP);
2623 [ # # ]: 0 : MLX5_SET(qpc, qpc, st, MLX5_QP_ST_RC);
2624 [ # # ]: 0 : MLX5_SET(qpc, qpc, pd, attr->pd);
2625 [ # # ]: 0 : MLX5_SET(qpc, qpc, ts_format, attr->ts_format);
2626 [ # # ]: 0 : MLX5_SET(qpc, qpc, user_index, attr->user_index);
2627 [ # # ]: 0 : if (attr->uar_index) {
2628 [ # # ]: 0 : if (attr->mmo) {
2629 : : void *qpc_ext_and_pas_list = MLX5_ADDR_OF(create_qp_in,
2630 : : in, qpc_extension_and_pas_list);
2631 : : void *qpc_ext = MLX5_ADDR_OF(qpc_extension_and_pas_list,
2632 : : qpc_ext_and_pas_list, qpc_data_extension);
2633 : :
2634 [ # # ]: 0 : MLX5_SET(create_qp_in, in, qpc_ext, 1);
2635 [ # # ]: 0 : MLX5_SET(qpc_extension, qpc_ext, mmo, 1);
2636 : : }
2637 [ # # ]: 0 : MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
2638 [ # # ]: 0 : MLX5_SET(qpc, qpc, uar_page, attr->uar_index);
2639 [ # # ]: 0 : if (attr->log_page_size > MLX5_ADAPTER_PAGE_SHIFT)
2640 [ # # ]: 0 : MLX5_SET(qpc, qpc, log_page_size,
2641 : : attr->log_page_size - MLX5_ADAPTER_PAGE_SHIFT);
2642 [ # # ]: 0 : if (attr->num_of_send_wqbbs) {
2643 : : MLX5_ASSERT(RTE_IS_POWER_OF_2(attr->num_of_send_wqbbs));
2644 [ # # ]: 0 : MLX5_SET(qpc, qpc, cqn_snd, attr->cqn);
2645 [ # # ]: 0 : MLX5_SET(qpc, qpc, log_sq_size,
2646 : : rte_log2_u32(attr->num_of_send_wqbbs));
2647 : : } else {
2648 [ # # ]: 0 : MLX5_SET(qpc, qpc, no_sq, 1);
2649 : : }
2650 [ # # ]: 0 : if (attr->num_of_receive_wqes) {
2651 : : MLX5_ASSERT(RTE_IS_POWER_OF_2(
2652 : : attr->num_of_receive_wqes));
2653 [ # # ]: 0 : MLX5_SET(qpc, qpc, cqn_rcv, attr->cqn);
2654 [ # # ]: 0 : MLX5_SET(qpc, qpc, log_rq_stride, attr->log_rq_stride -
2655 : : MLX5_LOG_RQ_STRIDE_SHIFT);
2656 [ # # # # ]: 0 : MLX5_SET(qpc, qpc, log_rq_size,
2657 : : rte_log2_u32(attr->num_of_receive_wqes));
2658 [ # # ]: 0 : MLX5_SET(qpc, qpc, rq_type, MLX5_NON_ZERO_RQ);
2659 : : } else {
2660 [ # # ]: 0 : MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
2661 : : }
2662 [ # # ]: 0 : if (attr->dbr_umem_valid) {
2663 [ # # ]: 0 : MLX5_SET(qpc, qpc, dbr_umem_valid,
2664 : : attr->dbr_umem_valid);
2665 [ # # ]: 0 : MLX5_SET(qpc, qpc, dbr_umem_id, attr->dbr_umem_id);
2666 : : }
2667 [ # # ]: 0 : if (attr->cd_master)
2668 [ # # ]: 0 : MLX5_SET(qpc, qpc, cd_master, attr->cd_master);
2669 [ # # ]: 0 : if (attr->cd_slave_send)
2670 [ # # ]: 0 : MLX5_SET(qpc, qpc, cd_slave_send, attr->cd_slave_send);
2671 [ # # ]: 0 : if (attr->cd_slave_recv)
2672 [ # # ]: 0 : MLX5_SET(qpc, qpc, cd_slave_receive, attr->cd_slave_recv);
2673 [ # # ]: 0 : MLX5_SET64(qpc, qpc, dbr_addr, attr->dbr_address);
2674 [ # # ]: 0 : MLX5_SET64(create_qp_in, in, wq_umem_offset,
2675 : : attr->wq_umem_offset);
2676 [ # # ]: 0 : MLX5_SET(create_qp_in, in, wq_umem_id, attr->wq_umem_id);
2677 [ # # ]: 0 : MLX5_SET(create_qp_in, in, wq_umem_valid, 1);
2678 : : } else {
2679 : : /* Special QP to be managed by FW - no SQ\RQ\CQ\UAR\DB rec. */
2680 [ # # ]: 0 : MLX5_SET(qpc, qpc, rq_type, MLX5_ZERO_LEN_RQ);
2681 [ # # ]: 0 : MLX5_SET(qpc, qpc, no_sq, 1);
2682 : : }
2683 : 0 : qp_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2684 : : sizeof(out));
2685 [ # # ]: 0 : if (!qp_obj->obj) {
2686 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create QP", NULL, 0);
2687 : 0 : mlx5_free(qp_obj);
2688 : 0 : return NULL;
2689 : : }
2690 [ # # ]: 0 : qp_obj->id = MLX5_GET(create_qp_out, out, qpn);
2691 : 0 : return qp_obj;
2692 : : }
2693 : :
2694 : : /**
2695 : : * Modify QP using DevX API.
2696 : : * Currently supports only force loop-back QP.
2697 : : *
2698 : : * @param[in] qp
2699 : : * Pointer to QP object structure.
2700 : : * @param [in] qp_st_mod_op
2701 : : * The QP state modification operation.
2702 : : * @param [in] remote_qp_id
2703 : : * The remote QP ID for MLX5_CMD_OP_INIT2RTR_QP operation.
2704 : : *
2705 : : * @return
2706 : : * 0 on success, a negative errno value otherwise and rte_errno is set.
2707 : : */
2708 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_modify_qp_state)
2709 : : int
2710 : 0 : mlx5_devx_cmd_modify_qp_state(struct mlx5_devx_obj *qp, uint32_t qp_st_mod_op,
2711 : : uint32_t remote_qp_id)
2712 : : {
2713 : : union {
2714 : : uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_in)];
2715 : : uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_in)];
2716 : : uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_in)];
2717 : : uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_in)];
2718 : : } in;
2719 : : union {
2720 : : uint32_t rst2init[MLX5_ST_SZ_DW(rst2init_qp_out)];
2721 : : uint32_t init2rtr[MLX5_ST_SZ_DW(init2rtr_qp_out)];
2722 : : uint32_t rtr2rts[MLX5_ST_SZ_DW(rtr2rts_qp_out)];
2723 : : uint32_t qp2rst[MLX5_ST_SZ_DW(2rst_qp_out)];
2724 : : } out;
2725 : : void *qpc;
2726 : : int ret;
2727 : : unsigned int inlen;
2728 : : unsigned int outlen;
2729 : :
2730 : : memset(&in, 0, sizeof(in));
2731 : : memset(&out, 0, sizeof(out));
2732 : 0 : MLX5_SET(rst2init_qp_in, &in, opcode, qp_st_mod_op);
2733 [ # # # # : 0 : switch (qp_st_mod_op) {
# ]
2734 : 0 : case MLX5_CMD_OP_RST2INIT_QP:
2735 : 0 : MLX5_SET(rst2init_qp_in, &in, qpn, qp->id);
2736 : : qpc = MLX5_ADDR_OF(rst2init_qp_in, &in, qpc);
2737 : 0 : MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
2738 : : MLX5_SET(qpc, qpc, rre, 1);
2739 [ # # ]: 0 : MLX5_SET(qpc, qpc, rwe, 1);
2740 : 0 : MLX5_SET(qpc, qpc, pm_state, MLX5_QP_PM_MIGRATED);
2741 : : inlen = sizeof(in.rst2init);
2742 : : outlen = sizeof(out.rst2init);
2743 : 0 : break;
2744 : 0 : case MLX5_CMD_OP_INIT2RTR_QP:
2745 : 0 : MLX5_SET(init2rtr_qp_in, &in, qpn, qp->id);
2746 : : qpc = MLX5_ADDR_OF(init2rtr_qp_in, &in, qpc);
2747 : 0 : MLX5_SET(qpc, qpc, primary_address_path.fl, 1);
2748 : 0 : MLX5_SET(qpc, qpc, primary_address_path.vhca_port_num, 1);
2749 : : MLX5_SET(qpc, qpc, mtu, 1);
2750 [ # # ]: 0 : MLX5_SET(qpc, qpc, log_msg_max, 30);
2751 : 0 : MLX5_SET(qpc, qpc, remote_qpn, remote_qp_id);
2752 : 0 : MLX5_SET(qpc, qpc, min_rnr_nak, 0);
2753 : : inlen = sizeof(in.init2rtr);
2754 : : outlen = sizeof(out.init2rtr);
2755 : 0 : break;
2756 : 0 : case MLX5_CMD_OP_RTR2RTS_QP:
2757 : : qpc = MLX5_ADDR_OF(rtr2rts_qp_in, &in, qpc);
2758 : 0 : MLX5_SET(rtr2rts_qp_in, &in, qpn, qp->id);
2759 : 0 : MLX5_SET(qpc, qpc, primary_address_path.ack_timeout, 16);
2760 : : MLX5_SET(qpc, qpc, log_ack_req_freq, 0);
2761 [ # # ]: 0 : MLX5_SET(qpc, qpc, retry_count, 7);
2762 [ # # ]: 0 : MLX5_SET(qpc, qpc, rnr_retry, 7);
2763 : : inlen = sizeof(in.rtr2rts);
2764 : : outlen = sizeof(out.rtr2rts);
2765 : 0 : break;
2766 : 0 : case MLX5_CMD_OP_QP_2RST:
2767 : 0 : MLX5_SET(2rst_qp_in, &in, qpn, qp->id);
2768 : : inlen = sizeof(in.qp2rst);
2769 : : outlen = sizeof(out.qp2rst);
2770 : 0 : break;
2771 : 0 : default:
2772 : 0 : DRV_LOG(ERR, "Invalid or unsupported QP modify op %u.",
2773 : : qp_st_mod_op);
2774 : 0 : rte_errno = EINVAL;
2775 : 0 : return -rte_errno;
2776 : : }
2777 : 0 : ret = mlx5_glue->devx_obj_modify(qp->obj, &in, inlen, &out, outlen);
2778 [ # # ]: 0 : if (ret) {
2779 : 0 : DRV_LOG(ERR, "Failed to modify QP using DevX.");
2780 : 0 : rte_errno = errno;
2781 : 0 : return -rte_errno;
2782 : : }
2783 : : return ret;
2784 : : }
2785 : :
2786 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_virtio_q_counters)
2787 : : struct mlx5_devx_obj *
2788 : 0 : mlx5_devx_cmd_create_virtio_q_counters(void *ctx)
2789 : : {
2790 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_virtio_q_counters_in)] = {0};
2791 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2792 : 0 : struct mlx5_devx_obj *couners_obj = mlx5_malloc(MLX5_MEM_ZERO,
2793 : : sizeof(*couners_obj), 0,
2794 : : SOCKET_ID_ANY);
2795 : : void *hdr = MLX5_ADDR_OF(create_virtio_q_counters_in, in, hdr);
2796 : :
2797 [ # # ]: 0 : if (!couners_obj) {
2798 : 0 : DRV_LOG(ERR, "Failed to allocate virtio queue counters data.");
2799 : 0 : rte_errno = ENOMEM;
2800 : 0 : return NULL;
2801 : : }
2802 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2803 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2804 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2805 : : MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2806 : 0 : couners_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
2807 : : sizeof(out));
2808 [ # # ]: 0 : if (!couners_obj->obj) {
2809 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create virtio queue counters Obj", NULL,
2810 : : 0);
2811 : 0 : mlx5_free(couners_obj);
2812 : 0 : return NULL;
2813 : : }
2814 [ # # ]: 0 : couners_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2815 : 0 : return couners_obj;
2816 : : }
2817 : :
2818 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_virtio_q_counters)
2819 : : int
2820 : 0 : mlx5_devx_cmd_query_virtio_q_counters(struct mlx5_devx_obj *couners_obj,
2821 : : struct mlx5_devx_virtio_q_couners_attr *attr)
2822 : : {
2823 : 0 : uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
2824 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_virtio_q_counters_out)] = {0};
2825 : : void *hdr = MLX5_ADDR_OF(query_virtio_q_counters_out, in, hdr);
2826 : : void *virtio_q_counters = MLX5_ADDR_OF(query_virtio_q_counters_out, out,
2827 : : virtio_q_counters);
2828 : : int ret;
2829 : :
2830 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
2831 : : MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
2832 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
2833 : : MLX5_GENERAL_OBJ_TYPE_VIRTIO_Q_COUNTERS);
2834 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, couners_obj->id);
2835 : 0 : ret = mlx5_glue->devx_obj_query(couners_obj->obj, in, sizeof(in), out,
2836 : : sizeof(out));
2837 [ # # ]: 0 : if (ret) {
2838 : 0 : DRV_LOG(ERR, "Failed to query virtio q counters using DevX.");
2839 : 0 : rte_errno = errno;
2840 : 0 : return -errno;
2841 : : }
2842 [ # # ]: 0 : attr->received_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2843 : : received_desc);
2844 [ # # ]: 0 : attr->completed_desc = MLX5_GET64(virtio_q_counters, virtio_q_counters,
2845 : : completed_desc);
2846 [ # # ]: 0 : attr->error_cqes = MLX5_GET(virtio_q_counters, virtio_q_counters,
2847 : : error_cqes);
2848 [ # # ]: 0 : attr->bad_desc_errors = MLX5_GET(virtio_q_counters, virtio_q_counters,
2849 : : bad_desc_errors);
2850 [ # # ]: 0 : attr->exceed_max_chain = MLX5_GET(virtio_q_counters, virtio_q_counters,
2851 : : exceed_max_chain);
2852 [ # # ]: 0 : attr->invalid_buffer = MLX5_GET(virtio_q_counters, virtio_q_counters,
2853 : : invalid_buffer);
2854 : 0 : return ret;
2855 : : }
2856 : :
2857 : : /**
2858 : : * Create general object of type FLOW_HIT_ASO using DevX API.
2859 : : *
2860 : : * @param[in] ctx
2861 : : * Context returned from mlx5 open_device() glue function.
2862 : : * @param [in] pd
2863 : : * PD value to associate the FLOW_HIT_ASO object with.
2864 : : *
2865 : : * @return
2866 : : * The DevX object created, NULL otherwise and rte_errno is set.
2867 : : */
2868 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_flow_hit_aso_obj)
2869 : : struct mlx5_devx_obj *
2870 : 0 : mlx5_devx_cmd_create_flow_hit_aso_obj(void *ctx, uint32_t pd)
2871 : : {
2872 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_flow_hit_aso_in)] = {0};
2873 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
2874 : : struct mlx5_devx_obj *flow_hit_aso_obj = NULL;
2875 : : void *ptr = NULL;
2876 : :
2877 : 0 : flow_hit_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*flow_hit_aso_obj),
2878 : : 0, SOCKET_ID_ANY);
2879 [ # # ]: 0 : if (!flow_hit_aso_obj) {
2880 : 0 : DRV_LOG(ERR, "Failed to allocate FLOW_HIT_ASO object data");
2881 : 0 : rte_errno = ENOMEM;
2882 : 0 : return NULL;
2883 : : }
2884 : : ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, hdr);
2885 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2886 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2887 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2888 : : MLX5_GENERAL_OBJ_TYPE_FLOW_HIT_ASO);
2889 : : ptr = MLX5_ADDR_OF(create_flow_hit_aso_in, in, flow_hit_aso);
2890 [ # # ]: 0 : MLX5_SET(flow_hit_aso, ptr, access_pd, pd);
2891 : 0 : flow_hit_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2892 : : out, sizeof(out));
2893 [ # # ]: 0 : if (!flow_hit_aso_obj->obj) {
2894 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create FLOW_HIT_ASO", NULL, 0);
2895 : 0 : mlx5_free(flow_hit_aso_obj);
2896 : 0 : return NULL;
2897 : : }
2898 [ # # ]: 0 : flow_hit_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
2899 : 0 : return flow_hit_aso_obj;
2900 : : }
2901 : :
2902 : : /*
2903 : : * Create PD using DevX API.
2904 : : *
2905 : : * @param[in] ctx
2906 : : * Context returned from mlx5 open_device() glue function.
2907 : : *
2908 : : * @return
2909 : : * The DevX object created, NULL otherwise and rte_errno is set.
2910 : : */
2911 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_alloc_pd)
2912 : : struct mlx5_devx_obj *
2913 : 0 : mlx5_devx_cmd_alloc_pd(void *ctx)
2914 : : {
2915 : : struct mlx5_devx_obj *ppd =
2916 : 0 : mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ppd), 0, SOCKET_ID_ANY);
2917 : 0 : u32 in[MLX5_ST_SZ_DW(alloc_pd_in)] = {0};
2918 : 0 : u32 out[MLX5_ST_SZ_DW(alloc_pd_out)] = {0};
2919 : :
2920 [ # # ]: 0 : if (!ppd) {
2921 : 0 : DRV_LOG(ERR, "Failed to allocate PD data.");
2922 : 0 : rte_errno = ENOMEM;
2923 : 0 : return NULL;
2924 : : }
2925 : 0 : MLX5_SET(alloc_pd_in, in, opcode, MLX5_CMD_OP_ALLOC_PD);
2926 : 0 : ppd->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
2927 : : out, sizeof(out));
2928 [ # # ]: 0 : if (!ppd->obj) {
2929 : 0 : mlx5_free(ppd);
2930 : 0 : DRV_LOG(ERR, "Failed to allocate PD Obj using DevX.");
2931 : 0 : rte_errno = errno;
2932 : 0 : return NULL;
2933 : : }
2934 [ # # ]: 0 : ppd->id = MLX5_GET(alloc_pd_out, out, pd);
2935 : 0 : return ppd;
2936 : : }
2937 : :
2938 : : /**
2939 : : * Create general object of type FLOW_METER_ASO using DevX API.
2940 : : *
2941 : : * @param[in] ctx
2942 : : * Context returned from mlx5 open_device() glue function.
2943 : : * @param [in] pd
2944 : : * PD value to associate the FLOW_METER_ASO object with.
2945 : : * @param [in] log_obj_size
2946 : : * log_obj_size define to allocate number of 2 * meters
2947 : : * in one FLOW_METER_ASO object.
2948 : : *
2949 : : * @return
2950 : : * The DevX object created, NULL otherwise and rte_errno is set.
2951 : : */
2952 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_flow_meter_aso_obj)
2953 : : struct mlx5_devx_obj *
2954 : 0 : mlx5_devx_cmd_create_flow_meter_aso_obj(void *ctx, uint32_t pd,
2955 : : uint32_t log_obj_size)
2956 : : {
2957 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_flow_meter_aso_in)] = {0};
2958 : : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
2959 : : struct mlx5_devx_obj *flow_meter_aso_obj;
2960 : : void *ptr;
2961 : :
2962 : 0 : flow_meter_aso_obj = mlx5_malloc(MLX5_MEM_ZERO,
2963 : : sizeof(*flow_meter_aso_obj),
2964 : : 0, SOCKET_ID_ANY);
2965 [ # # ]: 0 : if (!flow_meter_aso_obj) {
2966 : 0 : DRV_LOG(ERR, "Failed to allocate FLOW_METER_ASO object data");
2967 : 0 : rte_errno = ENOMEM;
2968 : 0 : return NULL;
2969 : : }
2970 : : ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, hdr);
2971 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
2972 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
2973 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
2974 : : MLX5_GENERAL_OBJ_TYPE_FLOW_METER_ASO);
2975 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range,
2976 : : log_obj_size);
2977 : : ptr = MLX5_ADDR_OF(create_flow_meter_aso_in, in, flow_meter_aso);
2978 [ # # ]: 0 : MLX5_SET(flow_meter_aso, ptr, access_pd, pd);
2979 : 0 : flow_meter_aso_obj->obj = mlx5_glue->devx_obj_create(
2980 : : ctx, in, sizeof(in),
2981 : : out, sizeof(out));
2982 [ # # ]: 0 : if (!flow_meter_aso_obj->obj) {
2983 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create FLOW_METTER_ASO", NULL, 0);
2984 : 0 : mlx5_free(flow_meter_aso_obj);
2985 : 0 : return NULL;
2986 : : }
2987 [ # # ]: 0 : flow_meter_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr,
2988 : : out, obj_id);
2989 : 0 : return flow_meter_aso_obj;
2990 : : }
2991 : :
2992 : : /*
2993 : : * Create general object of type CONN_TRACK_OFFLOAD using DevX API.
2994 : : *
2995 : : * @param[in] ctx
2996 : : * Context returned from mlx5 open_device() glue function.
2997 : : * @param [in] pd
2998 : : * PD value to associate the CONN_TRACK_OFFLOAD ASO object with.
2999 : : * @param [in] log_obj_size
3000 : : * log_obj_size to allocate its power of 2 * objects
3001 : : * in one CONN_TRACK_OFFLOAD bulk allocation.
3002 : : *
3003 : : * @return
3004 : : * The DevX object created, NULL otherwise and rte_errno is set.
3005 : : */
3006 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_conn_track_offload_obj)
3007 : : struct mlx5_devx_obj *
3008 : 0 : mlx5_devx_cmd_create_conn_track_offload_obj(void *ctx, uint32_t pd,
3009 : : uint32_t log_obj_size)
3010 : : {
3011 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_conn_track_aso_in)] = {0};
3012 : : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)];
3013 : : struct mlx5_devx_obj *ct_aso_obj;
3014 : : void *ptr;
3015 : :
3016 : 0 : ct_aso_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*ct_aso_obj),
3017 : : 0, SOCKET_ID_ANY);
3018 [ # # ]: 0 : if (!ct_aso_obj) {
3019 : 0 : DRV_LOG(ERR, "Failed to allocate CONN_TRACK_OFFLOAD object.");
3020 : 0 : rte_errno = ENOMEM;
3021 : 0 : return NULL;
3022 : : }
3023 : : ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, hdr);
3024 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3025 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3026 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3027 : : MLX5_GENERAL_OBJ_TYPE_CONN_TRACK_OFFLOAD);
3028 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, log_obj_range, log_obj_size);
3029 : : ptr = MLX5_ADDR_OF(create_conn_track_aso_in, in, conn_track_offload);
3030 [ # # ]: 0 : MLX5_SET(conn_track_offload, ptr, conn_track_aso_access_pd, pd);
3031 : 0 : ct_aso_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3032 : : out, sizeof(out));
3033 [ # # ]: 0 : if (!ct_aso_obj->obj) {
3034 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create CONN_TRACK_OFFLOAD", NULL, 0);
3035 : 0 : mlx5_free(ct_aso_obj);
3036 : 0 : return NULL;
3037 : : }
3038 [ # # ]: 0 : ct_aso_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3039 : 0 : return ct_aso_obj;
3040 : : }
3041 : :
3042 : : /**
3043 : : * Create general object of type GENEVE TLV option using DevX API.
3044 : : *
3045 : : * @param[in] ctx
3046 : : * Context returned from mlx5 open_device() glue function.
3047 : : * @param[in] attr
3048 : : * Pointer to GENEVE TLV option attributes structure.
3049 : : *
3050 : : * @return
3051 : : * The DevX object created, NULL otherwise and rte_errno is set.
3052 : : */
3053 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_geneve_tlv_option)
3054 : : struct mlx5_devx_obj *
3055 : 0 : mlx5_devx_cmd_create_geneve_tlv_option(void *ctx,
3056 : : struct mlx5_devx_geneve_tlv_option_attr *attr)
3057 : : {
3058 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_geneve_tlv_option_in)] = {0};
3059 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3060 : 0 : struct mlx5_devx_obj *geneve_tlv_opt_obj = mlx5_malloc(MLX5_MEM_ZERO,
3061 : : sizeof(*geneve_tlv_opt_obj),
3062 : : 0, SOCKET_ID_ANY);
3063 : :
3064 [ # # ]: 0 : if (!geneve_tlv_opt_obj) {
3065 : 0 : DRV_LOG(ERR, "Failed to allocate GENEVE TLV option object.");
3066 : 0 : rte_errno = ENOMEM;
3067 : 0 : return NULL;
3068 : : }
3069 : : void *hdr = MLX5_ADDR_OF(create_geneve_tlv_option_in, in, hdr);
3070 : : void *opt = MLX5_ADDR_OF(create_geneve_tlv_option_in, in,
3071 : : geneve_tlv_opt);
3072 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
3073 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3074 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
3075 : : MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
3076 [ # # ]: 0 : MLX5_SET(geneve_tlv_option, opt, option_type, attr->option_type);
3077 [ # # ]: 0 : MLX5_SET(geneve_tlv_option, opt, option_data_length,
3078 : : attr->option_data_len);
3079 [ # # ]: 0 : if (attr->option_class_ignore)
3080 [ # # ]: 0 : MLX5_SET(geneve_tlv_option, opt, option_class_ignore,
3081 : : attr->option_class_ignore);
3082 : : else
3083 [ # # # # ]: 0 : MLX5_SET(geneve_tlv_option, opt, option_class,
3084 : : rte_be_to_cpu_16(attr->option_class));
3085 [ # # ]: 0 : if (attr->offset_valid) {
3086 [ # # ]: 0 : MLX5_SET(geneve_tlv_option, opt, sample_offset_valid,
3087 : : attr->offset_valid);
3088 [ # # ]: 0 : MLX5_SET(geneve_tlv_option, opt, sample_offset,
3089 : : attr->sample_offset);
3090 : : }
3091 : 0 : geneve_tlv_opt_obj->obj = mlx5_glue->devx_obj_create(ctx, in,
3092 : : sizeof(in), out,
3093 : : sizeof(out));
3094 [ # # ]: 0 : if (!geneve_tlv_opt_obj->obj) {
3095 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create GENEVE TLV option", NULL, 0);
3096 : 0 : mlx5_free(geneve_tlv_opt_obj);
3097 : 0 : return NULL;
3098 : : }
3099 [ # # ]: 0 : geneve_tlv_opt_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3100 : 0 : return geneve_tlv_opt_obj;
3101 : : }
3102 : :
3103 : : /**
3104 : : * Query GENEVE TLV option using DevX API.
3105 : : *
3106 : : * @param[in] ctx
3107 : : * Context used to create GENEVE TLV option object.
3108 : : * @param[in] geneve_tlv_opt_obj
3109 : : * DevX object of the GENEVE TLV option.
3110 : : * @param[out] attr
3111 : : * Pointer to match sample info attributes structure.
3112 : : *
3113 : : * @return
3114 : : * 0 on success, a negative errno otherwise and rte_errno is set.
3115 : : */
3116 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_geneve_tlv_option)
3117 : : int
3118 : 0 : mlx5_devx_cmd_query_geneve_tlv_option(void *ctx,
3119 : : struct mlx5_devx_obj *geneve_tlv_opt_obj,
3120 : : struct mlx5_devx_match_sample_info_query_attr *attr)
3121 : : {
3122 : 0 : uint32_t in[MLX5_ST_SZ_DW(general_obj_in_cmd_hdr)] = {0};
3123 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_geneve_tlv_option_out)] = {0};
3124 : : void *hdr = MLX5_ADDR_OF(query_geneve_tlv_option_out, in, hdr);
3125 : : void *opt = MLX5_ADDR_OF(query_geneve_tlv_option_out, out,
3126 : : geneve_tlv_opt);
3127 : : int ret;
3128 : :
3129 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, opcode,
3130 : : MLX5_CMD_OP_QUERY_GENERAL_OBJECT);
3131 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_type,
3132 : : MLX5_GENERAL_OBJ_TYPE_GENEVE_TLV_OPT);
3133 : 0 : MLX5_SET(general_obj_in_cmd_hdr, hdr, obj_id, geneve_tlv_opt_obj->id);
3134 : : /* Call first query to get sample handle. */
3135 : 0 : ret = mlx5_glue->devx_obj_query(geneve_tlv_opt_obj->obj, in, sizeof(in),
3136 : : out, sizeof(out));
3137 [ # # ]: 0 : if (ret) {
3138 : 0 : DRV_LOG(ERR, "Failed to query GENEVE TLV option using DevX.");
3139 : 0 : rte_errno = errno;
3140 : 0 : return -errno;
3141 : : }
3142 : : /* Call second query to get sample information. */
3143 [ # # # # ]: 0 : if (MLX5_GET(geneve_tlv_option, opt, sample_id_valid)) {
3144 [ # # ]: 0 : uint32_t sample_id = MLX5_GET(geneve_tlv_option, opt,
3145 : : geneve_sample_field_id);
3146 : :
3147 : 0 : return mlx5_devx_cmd_match_sample_info_query(ctx, sample_id,
3148 : : attr);
3149 : : }
3150 : 0 : DRV_LOG(DEBUG, "GENEVE TLV option sample isn't valid.");
3151 : 0 : return 0;
3152 : : }
3153 : :
3154 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_wq_query)
3155 : : int
3156 : 0 : mlx5_devx_cmd_wq_query(void *wq, uint32_t *counter_set_id)
3157 : : {
3158 : : #ifdef HAVE_IBV_FLOW_DV_SUPPORT
3159 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_rq_in)] = {0};
3160 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_rq_out)] = {0};
3161 : : int rc;
3162 : : void *rq_ctx;
3163 : :
3164 : 0 : MLX5_SET(query_rq_in, in, opcode, MLX5_CMD_OP_QUERY_RQ);
3165 : 0 : MLX5_SET(query_rq_in, in, rqn, ((struct ibv_wq *)wq)->wq_num);
3166 : 0 : rc = mlx5_glue->devx_wq_query(wq, in, sizeof(in), out, sizeof(out));
3167 [ # # ]: 0 : if (rc) {
3168 : 0 : rte_errno = errno;
3169 : 0 : DRV_LOG(ERR, "Failed to query WQ counter set ID using DevX - "
3170 : : "rc = %d, errno = %d.", rc, errno);
3171 : 0 : return -rc;
3172 : : };
3173 : : rq_ctx = MLX5_ADDR_OF(query_rq_out, out, rq_context);
3174 [ # # ]: 0 : *counter_set_id = MLX5_GET(rqc, rq_ctx, counter_set_id);
3175 : 0 : return 0;
3176 : : #else
3177 : : (void)wq;
3178 : : (void)counter_set_id;
3179 : : return -ENOTSUP;
3180 : : #endif
3181 : : }
3182 : :
3183 : : /*
3184 : : * Allocate queue counters via devx interface.
3185 : : *
3186 : : * @param[in] ctx
3187 : : * Context returned from mlx5 open_device() glue function.
3188 : : * @param[out] syndrome
3189 : : * Get syndrome of devx command response.
3190 : : *
3191 : : * @return
3192 : : * Pointer to counter object on success, a NULL value otherwise and
3193 : : * rte_errno is set.
3194 : : */
3195 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_queue_counter_alloc)
3196 : : struct mlx5_devx_obj *
3197 : 0 : mlx5_devx_cmd_queue_counter_alloc(void *ctx, int *syndrome)
3198 : : {
3199 : : int status;
3200 : 0 : struct mlx5_devx_obj *dcs = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dcs), 0,
3201 : : SOCKET_ID_ANY);
3202 : 0 : uint32_t in[MLX5_ST_SZ_DW(alloc_q_counter_in)] = {0};
3203 : 0 : uint32_t out[MLX5_ST_SZ_DW(alloc_q_counter_out)] = {0};
3204 : :
3205 [ # # ]: 0 : if (!dcs) {
3206 : 0 : rte_errno = ENOMEM;
3207 : 0 : return NULL;
3208 : : }
3209 : 0 : MLX5_SET(alloc_q_counter_in, in, opcode, MLX5_CMD_OP_ALLOC_Q_COUNTER);
3210 : 0 : dcs->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in), out,
3211 : : sizeof(out));
3212 [ # # ]: 0 : if (!dcs->obj) {
3213 [ # # # # ]: 0 : DEVX_DRV_LOG(DEBUG, out, "create q counter set", NULL, 0);
3214 [ # # ]: 0 : status = MLX5_GET(alloc_q_counter_out, out, status);
3215 [ # # ]: 0 : if (status && syndrome)
3216 [ # # ]: 0 : *syndrome = MLX5_GET(alloc_q_counter_out, out, syndrome);
3217 : 0 : mlx5_free(dcs);
3218 : 0 : return NULL;
3219 : : }
3220 [ # # ]: 0 : dcs->id = MLX5_GET(alloc_q_counter_out, out, counter_set_id);
3221 : 0 : return dcs;
3222 : : }
3223 : :
3224 : : /**
3225 : : * Query queue counters values.
3226 : : *
3227 : : * @param[in] dcs
3228 : : * devx object of the queue counter set.
3229 : : * @param[in] clear
3230 : : * Whether hardware should clear the counters after the query or not.
3231 : : * @param[out] out_of_buffers
3232 : : * Number of dropped occurred due to lack of WQE for the associated QPs/RQs.
3233 : : *
3234 : : * @return
3235 : : * 0 on success, a negative value otherwise.
3236 : : */
3237 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_queue_counter_query)
3238 : : int
3239 : 0 : mlx5_devx_cmd_queue_counter_query(struct mlx5_devx_obj *dcs, int clear,
3240 : : uint32_t *out_of_buffers)
3241 : : {
3242 : 0 : uint32_t out[MLX5_ST_SZ_BYTES(query_q_counter_out)] = {0};
3243 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_q_counter_in)] = {0};
3244 : : int rc;
3245 : :
3246 : 0 : MLX5_SET(query_q_counter_in, in, opcode,
3247 : : MLX5_CMD_OP_QUERY_Q_COUNTER);
3248 : 0 : MLX5_SET(query_q_counter_in, in, op_mod, 0);
3249 : 0 : MLX5_SET(query_q_counter_in, in, counter_set_id, dcs->id);
3250 : 0 : MLX5_SET(query_q_counter_in, in, clear, !!clear);
3251 : 0 : rc = mlx5_glue->devx_obj_query(dcs->obj, in, sizeof(in), out,
3252 : : sizeof(out));
3253 [ # # ]: 0 : if (rc) {
3254 : 0 : DRV_LOG(ERR, "Failed to query devx q counter set - rc %d", rc);
3255 : 0 : rte_errno = rc;
3256 : 0 : return -rc;
3257 : : }
3258 [ # # ]: 0 : *out_of_buffers = MLX5_GET(query_q_counter_out, out, out_of_buffer);
3259 : 0 : return 0;
3260 : : }
3261 : :
3262 : : /**
3263 : : * Create general object of type DEK using DevX API.
3264 : : *
3265 : : * @param[in] ctx
3266 : : * Context returned from mlx5 open_device() glue function.
3267 : : * @param [in] attr
3268 : : * Pointer to DEK attributes structure.
3269 : : *
3270 : : * @return
3271 : : * The DevX object created, NULL otherwise and rte_errno is set.
3272 : : */
3273 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_dek_obj)
3274 : : struct mlx5_devx_obj *
3275 : 0 : mlx5_devx_cmd_create_dek_obj(void *ctx, struct mlx5_devx_dek_attr *attr)
3276 : : {
3277 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_dek_in)] = {0};
3278 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3279 : : struct mlx5_devx_obj *dek_obj = NULL;
3280 : : void *ptr = NULL, *key_addr = NULL;
3281 : :
3282 : 0 : dek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*dek_obj),
3283 : : 0, SOCKET_ID_ANY);
3284 [ # # ]: 0 : if (dek_obj == NULL) {
3285 : 0 : DRV_LOG(ERR, "Failed to allocate DEK object data");
3286 : 0 : rte_errno = ENOMEM;
3287 : 0 : return NULL;
3288 : : }
3289 : : ptr = MLX5_ADDR_OF(create_dek_in, in, hdr);
3290 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3291 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3292 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3293 : : MLX5_GENERAL_OBJ_TYPE_DEK);
3294 : : ptr = MLX5_ADDR_OF(create_dek_in, in, dek);
3295 [ # # ]: 0 : MLX5_SET(dek, ptr, key_size, attr->key_size);
3296 [ # # ]: 0 : MLX5_SET(dek, ptr, has_keytag, attr->has_keytag);
3297 [ # # ]: 0 : MLX5_SET(dek, ptr, key_purpose, attr->key_purpose);
3298 [ # # ]: 0 : MLX5_SET(dek, ptr, pd, attr->pd);
3299 [ # # ]: 0 : MLX5_SET64(dek, ptr, opaque, attr->opaque);
3300 : : key_addr = MLX5_ADDR_OF(dek, ptr, key);
3301 : 0 : memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
3302 : 0 : dek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3303 : : out, sizeof(out));
3304 [ # # ]: 0 : if (dek_obj->obj == NULL) {
3305 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create DEK", NULL, 0);
3306 : 0 : mlx5_free(dek_obj);
3307 : 0 : return NULL;
3308 : : }
3309 [ # # ]: 0 : dek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3310 : 0 : return dek_obj;
3311 : : }
3312 : :
3313 : : /**
3314 : : * Create general object of type IMPORT_KEK using DevX API.
3315 : : *
3316 : : * @param[in] ctx
3317 : : * Context returned from mlx5 open_device() glue function.
3318 : : * @param [in] attr
3319 : : * Pointer to IMPORT_KEK attributes structure.
3320 : : *
3321 : : * @return
3322 : : * The DevX object created, NULL otherwise and rte_errno is set.
3323 : : */
3324 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_import_kek_obj)
3325 : : struct mlx5_devx_obj *
3326 : 0 : mlx5_devx_cmd_create_import_kek_obj(void *ctx,
3327 : : struct mlx5_devx_import_kek_attr *attr)
3328 : : {
3329 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_import_kek_in)] = {0};
3330 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3331 : : struct mlx5_devx_obj *import_kek_obj = NULL;
3332 : : void *ptr = NULL, *key_addr = NULL;
3333 : :
3334 : 0 : import_kek_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*import_kek_obj),
3335 : : 0, SOCKET_ID_ANY);
3336 [ # # ]: 0 : if (import_kek_obj == NULL) {
3337 : 0 : DRV_LOG(ERR, "Failed to allocate IMPORT_KEK object data");
3338 : 0 : rte_errno = ENOMEM;
3339 : 0 : return NULL;
3340 : : }
3341 : : ptr = MLX5_ADDR_OF(create_import_kek_in, in, hdr);
3342 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3343 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3344 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3345 : : MLX5_GENERAL_OBJ_TYPE_IMPORT_KEK);
3346 : : ptr = MLX5_ADDR_OF(create_import_kek_in, in, import_kek);
3347 [ # # ]: 0 : MLX5_SET(import_kek, ptr, key_size, attr->key_size);
3348 : : key_addr = MLX5_ADDR_OF(import_kek, ptr, key);
3349 : 0 : memcpy(key_addr, (void *)(attr->key), MLX5_CRYPTO_KEY_MAX_SIZE);
3350 : 0 : import_kek_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3351 : : out, sizeof(out));
3352 [ # # ]: 0 : if (import_kek_obj->obj == NULL) {
3353 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create IMPORT_KEK", NULL, 0);
3354 : 0 : mlx5_free(import_kek_obj);
3355 : 0 : return NULL;
3356 : : }
3357 [ # # ]: 0 : import_kek_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3358 : 0 : return import_kek_obj;
3359 : : }
3360 : :
3361 : : /**
3362 : : * Create general object of type CREDENTIAL using DevX API.
3363 : : *
3364 : : * @param[in] ctx
3365 : : * Context returned from mlx5 open_device() glue function.
3366 : : * @param [in] attr
3367 : : * Pointer to CREDENTIAL attributes structure.
3368 : : *
3369 : : * @return
3370 : : * The DevX object created, NULL otherwise and rte_errno is set.
3371 : : */
3372 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_credential_obj)
3373 : : struct mlx5_devx_obj *
3374 : 0 : mlx5_devx_cmd_create_credential_obj(void *ctx,
3375 : : struct mlx5_devx_credential_attr *attr)
3376 : : {
3377 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_credential_in)] = {0};
3378 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3379 : : struct mlx5_devx_obj *credential_obj = NULL;
3380 : : void *ptr = NULL, *credential_addr = NULL;
3381 : :
3382 : 0 : credential_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*credential_obj),
3383 : : 0, SOCKET_ID_ANY);
3384 [ # # ]: 0 : if (credential_obj == NULL) {
3385 : 0 : DRV_LOG(ERR, "Failed to allocate CREDENTIAL object data");
3386 : 0 : rte_errno = ENOMEM;
3387 : 0 : return NULL;
3388 : : }
3389 : : ptr = MLX5_ADDR_OF(create_credential_in, in, hdr);
3390 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3391 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3392 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3393 : : MLX5_GENERAL_OBJ_TYPE_CREDENTIAL);
3394 : : ptr = MLX5_ADDR_OF(create_credential_in, in, credential);
3395 [ # # ]: 0 : MLX5_SET(credential, ptr, credential_role, attr->credential_role);
3396 : : credential_addr = MLX5_ADDR_OF(credential, ptr, credential);
3397 : 0 : memcpy(credential_addr, (void *)(attr->credential),
3398 : : MLX5_CRYPTO_CREDENTIAL_SIZE);
3399 : 0 : credential_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3400 : : out, sizeof(out));
3401 [ # # ]: 0 : if (credential_obj->obj == NULL) {
3402 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create CREDENTIAL", NULL, 0);
3403 : 0 : mlx5_free(credential_obj);
3404 : 0 : return NULL;
3405 : : }
3406 [ # # ]: 0 : credential_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3407 : 0 : return credential_obj;
3408 : : }
3409 : :
3410 : : /**
3411 : : * Create general object of type CRYPTO_LOGIN using DevX API.
3412 : : *
3413 : : * @param[in] ctx
3414 : : * Context returned from mlx5 open_device() glue function.
3415 : : * @param [in] attr
3416 : : * Pointer to CRYPTO_LOGIN attributes structure.
3417 : : *
3418 : : * @return
3419 : : * The DevX object created, NULL otherwise and rte_errno is set.
3420 : : */
3421 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_create_crypto_login_obj)
3422 : : struct mlx5_devx_obj *
3423 : 0 : mlx5_devx_cmd_create_crypto_login_obj(void *ctx,
3424 : : struct mlx5_devx_crypto_login_attr *attr)
3425 : : {
3426 : 0 : uint32_t in[MLX5_ST_SZ_DW(create_crypto_login_in)] = {0};
3427 : 0 : uint32_t out[MLX5_ST_SZ_DW(general_obj_out_cmd_hdr)] = {0};
3428 : : struct mlx5_devx_obj *crypto_login_obj = NULL;
3429 : : void *ptr = NULL, *credential_addr = NULL;
3430 : :
3431 : 0 : crypto_login_obj = mlx5_malloc(MLX5_MEM_ZERO, sizeof(*crypto_login_obj),
3432 : : 0, SOCKET_ID_ANY);
3433 [ # # ]: 0 : if (crypto_login_obj == NULL) {
3434 : 0 : DRV_LOG(ERR, "Failed to allocate CRYPTO_LOGIN object data");
3435 : 0 : rte_errno = ENOMEM;
3436 : 0 : return NULL;
3437 : : }
3438 : : ptr = MLX5_ADDR_OF(create_crypto_login_in, in, hdr);
3439 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, opcode,
3440 : : MLX5_CMD_OP_CREATE_GENERAL_OBJECT);
3441 [ # # ]: 0 : MLX5_SET(general_obj_in_cmd_hdr, ptr, obj_type,
3442 : : MLX5_GENERAL_OBJ_TYPE_CRYPTO_LOGIN);
3443 : : ptr = MLX5_ADDR_OF(create_crypto_login_in, in, crypto_login);
3444 [ # # ]: 0 : MLX5_SET(crypto_login, ptr, credential_pointer,
3445 : : attr->credential_pointer);
3446 [ # # ]: 0 : MLX5_SET(crypto_login, ptr, session_import_kek_ptr,
3447 : : attr->session_import_kek_ptr);
3448 : : credential_addr = MLX5_ADDR_OF(crypto_login, ptr, credential);
3449 : 0 : memcpy(credential_addr, (void *)(attr->credential),
3450 : : MLX5_CRYPTO_CREDENTIAL_SIZE);
3451 : 0 : crypto_login_obj->obj = mlx5_glue->devx_obj_create(ctx, in, sizeof(in),
3452 : : out, sizeof(out));
3453 [ # # ]: 0 : if (crypto_login_obj->obj == NULL) {
3454 [ # # # # ]: 0 : DEVX_DRV_LOG(ERR, out, "create CRYPTO_LOGIN", NULL, 0);
3455 : 0 : mlx5_free(crypto_login_obj);
3456 : 0 : return NULL;
3457 : : }
3458 [ # # ]: 0 : crypto_login_obj->id = MLX5_GET(general_obj_out_cmd_hdr, out, obj_id);
3459 : 0 : return crypto_login_obj;
3460 : : }
3461 : :
3462 : : /**
3463 : : * Query LAG context.
3464 : : *
3465 : : * @param[in] ctx
3466 : : * Pointer to ibv_context, returned from mlx5dv_open_device.
3467 : : * @param[out] lag_ctx
3468 : : * Pointer to struct mlx5_devx_lag_context, to be set by the routine.
3469 : : *
3470 : : * @return
3471 : : * 0 on success, a negative value otherwise.
3472 : : */
3473 : : RTE_EXPORT_INTERNAL_SYMBOL(mlx5_devx_cmd_query_lag)
3474 : : int
3475 : 0 : mlx5_devx_cmd_query_lag(void *ctx,
3476 : : struct mlx5_devx_lag_context *lag_ctx)
3477 : : {
3478 : 0 : uint32_t in[MLX5_ST_SZ_DW(query_lag_in)] = {0};
3479 : 0 : uint32_t out[MLX5_ST_SZ_DW(query_lag_out)] = {0};
3480 : : void *lctx;
3481 : : int rc;
3482 : :
3483 : 0 : MLX5_SET(query_lag_in, in, opcode, MLX5_CMD_OP_QUERY_LAG);
3484 : 0 : rc = mlx5_glue->devx_general_cmd(ctx, in, sizeof(in), out, sizeof(out));
3485 [ # # ]: 0 : if (rc)
3486 : 0 : goto error;
3487 : : lctx = MLX5_ADDR_OF(query_lag_out, out, context);
3488 [ # # ]: 0 : lag_ctx->fdb_selection_mode = MLX5_GET(lag_context, lctx,
3489 : : fdb_selection_mode);
3490 [ # # ]: 0 : lag_ctx->port_select_mode = MLX5_GET(lag_context, lctx,
3491 : : port_select_mode);
3492 [ # # ]: 0 : lag_ctx->lag_state = MLX5_GET(lag_context, lctx, lag_state);
3493 [ # # ]: 0 : lag_ctx->tx_remap_affinity_2 = MLX5_GET(lag_context, lctx,
3494 : : tx_remap_affinity_2);
3495 [ # # ]: 0 : lag_ctx->tx_remap_affinity_1 = MLX5_GET(lag_context, lctx,
3496 : : tx_remap_affinity_1);
3497 : 0 : return 0;
3498 : : error:
3499 : 0 : rc = (rc > 0) ? -rc : rc;
3500 : 0 : return rc;
3501 : : }
|